Please use this identifier to cite or link to this item: http://hdl.handle.net/10397/110815
PIRA download icon_1.1View/Download Full Text
Title: Capacitorless dynamic random access memory with 2D transistors by one-step transfer of van der Waals dielectrics and electrodes
Authors: Guo, J 
Lin, Z 
Che, X 
Wang, C 
Wan, T 
Yan, J 
Zhu, Y 
Chai, Y 
Issue Date: 21-Jan-2025
Source: ACS nano, 21 Jan. 2025, v. 19, no. 2, p. 2848-2856
Abstract: Dynamic random access memory (DRAM) has been a cornerstone of modern computing, but it faces challenges as technology scales down, particularly due to the mismatch between reduced storage capacitance and increasing OFF current. The capacitorless 2T0C DRAM architecture is recognized for its potential to offer superior area efficiency and reduced refresh rate requirements by eliminating the traditional capacitor. The exploration of two-dimensional (2D) materials further enhances scaling possibilities, though the absence of dangling bonds complicates the deposition of high-quality dielectrics. Here, we present a hexagonal boron nitride (h-BN)-assisted process for one-step transfer of van der Waals dielectrics and electrodes in 2D transistors with clean interfaces. The transferred aluminum oxide (Al2O3), formed by oxidizing aluminum (Al), exhibits exceptional flatness and uniformity, preserving the intrinsic properties of the 2D semiconductors without introducing doping effects. The MoS2 transistor exhibits an extremely low interface trap density of about 3 × 1011 cm–2 eV–1 and a leakage current density down to 10–7 A cm–2, which enables effective charge storage at the gate stack. This method allows for the simultaneous fabrication of two damage-free MoS2 transistors to form a capacitorless 2T0C DRAM cell, enhancing compatibility with 2D materials. The ultralow leakage current optimizes data retention and power efficiency. The fabricated 2T0C DRAM exhibits a rapid write speed of 20 ns, long data retention exceeding 1,000 s, and low energy consumption of approximately 0.2 fJ per write operation. Additionally, it demonstrates 3-bit storage capability and exceptional stability across numerous write/erase cycles.
Keywords: 2D transistor
Capacitorless DRAM
H-BN tunneling layer
One-step transfer approach
VdW dielectric
Publisher: American Chemical Society
Journal: ACS nano 
ISSN: 1936-0851
EISSN: 1936-086X
DOI: 10.1021/acsnano.4c15750
Rights: © 2025 American Chemical Society
This article is licensed under CC-BY 4.0 (https://creativecommons.org/licenses/by/4.0/)
The following publication Guo, J., Lin, Z., Che, X., Wang, C., Wan, T., Yan, J., ... & Chai, Y. (2025). Capacitorless Dynamic Random Access Memory with 2D Transistors by One-Step Transfer of van der Waals Dielectrics and Electrodes. ACS nano, 19(2), 2848-2856 is available at https://doi.org/10.1021/acsnano.4c15750.
Appears in Collections:Journal/Magazine Article

Files in This Item:
File Description SizeFormat 
Guo_Capacitorless_Dynamic_Random.pdf5.14 MBAdobe PDFView/Open
Open Access Information
Status open access
File Version Version of Record
Access
View full-text via PolyU eLinks SFX Query
Show full item record

Page views

21
Citations as of Apr 14, 2025

Downloads

18
Citations as of Apr 14, 2025

SCOPUSTM   
Citations

1
Citations as of Dec 19, 2025

Google ScholarTM

Check

Altmetric


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.