The following publication J. Liu, C. S. Wong, Z. Li, X. Jiang and K. H. Loo, "An Integrated Three-Phase AC–DC Wireless-Power-Transfer Converter With Active Power Factor Correction Using Three Transmitter Coils," in IEEE Transactions on Power Electronics, vol. 38, no. 6, pp. 7821-7835, June 2023 is available at https://doi.org/10.1109/TPEL.2023.3238877.

# An Integrated Three-Phase AC-DC Wireless-Power-Transfer Converter with Active Power Factor Correction using Three Transmitter Coils

Junwei Liu, *Member, IEEE*, C. S. Wong, *Member, IEEE*, Zilin Li, *Member, IEEE*, Xingyue Jiang, and K. H. Loo, *Member, IEEE*

*Abstract***—Three-phase AC-DC converters are more commonly used for high-power applications compared to single-phase converters. For high-power wireless power transfer (WPT) applications, such as wireless electric vehicle chargers, usually a two-stage topology is applied, which consists of a three-phase AC-DC rectifier with power factor correction and a DC-DC converter for WPT. Recently, there are several studies on three-phase singlestage WPT solutions being proposed to reduce power conversion stages, and furtherly increase overall efficiency and reduce system cost. In this paper, an integrated three-phase AC-DC WPT converter topology with active power factor correction is proposed. The count of power semiconductor devices is significantly reduced compared to state-of-the-art three-phase single-stage topologies. Moreover, three transmitter coils are used to enhance the system power capacity. Topology description, operation analysis, control method, power loss analysis, and reference design guideline of the proposed topology are presented in detail. Finally, a laboratory prototype is built and evaluated. The functionalities, performances, and advantages are demonstrated by the corresponding experimental results.**

*Index Terms***—wireless power transfer, three-phase, power factor correction, single-stage, integrated**

# I. INTRODUCTION

IRELESS Power Transfer (WPT) technology has been applied in industrial, consumer, and medical products with power levels ranging from several milliwatts to tens of kilowatts, including mobile phone wireless chargers [1], LED drivers [2], [3], biomedical implants contactless power supply [4]–[6], and electric vehicle (EV) charger [7]–[11]. It is getting increasing popularity because of the advantages of W

J. Liu, C. S. Wong, X. Jiang, and K. H. Loo are with the Department of Electronic and Information Engineering, The Hong Kong Polytechnic University, Hung Hom, Hong Kong (liujunwei\_hust@hotmail.com; chi.shing.wong@connect.polyu.hk; xingyue.jiang@connect.polyu.hk; kh.loo @polyu.edu.hk).

Z. Li is with the Department of Electrical Engineering, The Hong Kong Polytechnic University, Hung Hom, Hong Kong (zi-lin.li@connect.polyu.hk).



Fig. 1. An example of traditional two-stage three-phase AC-DC WPT converter with PFC.

convenience, safety, and reliability, as compared to traditional wired power transmission. There have been a variety of studies on WPT, most of those are focused on DC-DC topologies [12]– [15], energy efficiency optimization [16]–[19], load and coupling identification [20], [21], and multi-coil systems [9], [22]–[24]. Recently, AC-DC WPT systems [25]–[35] are drawing more attention because of the increasing demands for grid-connected applications, such as EV chargers.

For high-power grid-connected applications, three-phase topologies are preferred than single-phase solutions. A typical three-phase AC-DC WPT converter is required to provide good power quality to the power grid. It usually consists of two power conversion stages: a front-end three-phase AC-DC powerfactor-correction (PFC) rectifier as the first stage, and a DC-DC WPT converter as the second stage, as shown in Fig. 1. Usually three-phase six-switch PFC rectifier [36], [37], Vienna rectifier [38], [39], Swiss rectifier [40], TAIPEI rectifier [39], or other types of three-phase PFC rectifier [42]–[44] is used as the first stage while the second stage can be DC-DC WPT converters with different compensation networks. Generally, a three-phase two-stage topology needs two control strategies for both stages, which obviously increases the system control complexity. Besides, the highest efficiency cannot be achieved due to more power losses in two power conversion stages. Moreover, it cannot achieve the lowest cost because more power semiconductor devices are required.

Recently, there have been several studies [26]–[29] on integrating both three-phase AC-DC PFC rectifier and DC-DC WPT converter into only one power conversion stage. They are proposed to overcome the drawbacks of two-stage topologies. Most of them apply direct AC-AC or matrix topologies [26]– [28], as shown in Fig. 2 (a) – (c). There is no DC bus capacitor in these topologies, and all the low-frequency ripples are filtered by the secondary-side output capacitor. Although these topologies apply only one power conversion stage, their counts

© 2023 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.

Manuscript received August 8, 2022; revised November 12, 2022, and December 25, 2022; accepted January 18, 2023. This work is jointly supported by the Hong Kong Polytechnic University Postdoctoral Fellowships Scheme (Project G-YW4X) and the Hong Kong RGC Postdoctoral Fellowship Scheme 2019/2020 under the Project PDFS 2021-5S10. *(Corresponding author: Zilin Li)*.



Fig. 2. State-of-the-art three-phase single-stage and integrated AC-DC WPT topologies. (a) matrix topology I [26]; (b) matrix topology II [27]; (c) matrix topology III [28]; (d) T-type based topology [29].

of power semiconductor are still very high. At the system primary side, the matrix topologies proposed in [26] and [27] utilize 8 and 12 active switches respectively. The matrix converter proposed in [28] utilize 7 active switches and 6 diodes in total at the primary side. A three-phase single-stage topology with a DC bus link is proposed to further reduce the count of active switches [29]. It uses a common T-type inverter to realize PFC and isolated DC-DC conversion functionalities simultaneously, as shown in Fig. 2 (d). Although only four active switches are used, six more diodes are still required. Moreover, the input power quality is not sufficiently high because the PFC function is naturally achieved by input inductor current working in discontinuous current mode (DCM), which also causes higher losses of input inductors and active switches, and electromagnetic interference (EMI) problems.

In general, more switches not only increase the cost of power semiconductor devices, but also increase the cost of corresponding gate drivers and isolated DC-DC power supplies. With the design target of further reducing system cost, this paper proposes a novel integrated three-phase AC-DC WPT converter topology with three transmitter coils. The count of power semiconductor devices is significantly reduced compared to state-of-the-art three-phase single-stage topologies. Besides, the input currents are actively shaped to achieve a sufficiently high power-quality for the three-phase power source. Moreover, the proposed topology utilizes three transmitter coils at the primary side to enhance the system power capacity, which has not been explored in existing studies on three-phase single-stage solutions.

In this paper, topology description, operation analysis, control method, and power loss analysis of the proposed converter are introduced and illustrated in section II. Then, the design procedure and considerations for the laboratory prototype are given in section III. Finally, the experimental results are presented to verify the analysis, design, and performances in section IV.

#### II. PROPOSED TOPOLOGY

### *A. Inspiration and design philosophy*

For high-power grid-connected AC-DC WPT applications, a three-phase AC input interface is preferred than a single-phase AC input interface. Traditional grid-connected AC-DC WPT converters aiming for three-phase AC input interface require two power conversion stages, including the three-phase AC-DC PFC rectifier as the first stage and the DC-DC WPT converter as the second stage, as shown in Fig. 1. The traditional twostage topology utilizes one three-phase six-switch bridge structure and one full-bridge structure in the primary side to achieve three-phase line-frequency AC-DC PFC operation and high-frequency DC-AC conversion for primary WPT coil, respectively. Since the outputs of the three-phase six-switch bridge structure with sinusoidal pulse width modulation (SPWM) not only include line-frequency components, but also include switching-frequency (carrier frequency) components, the idea of using only one three-phase six-switch bridge structure in the primary side to achieve two functions is inspired. In other words, the switching-frequency components of the three-phase six-switch bridge structure's outputs can be used to excite the WPT resonant tank.

In general, more power switches not only increase the cost of power semiconductor devices, but also increase the cost of corresponding gate drivers and isolated DC-DC power supplies. The inspiration of this idea is to minimize the count of power semiconductor devices of the three-phase AC-DC WPT system, and further to reduce the system cost, while providing high performances of system efficiency and PFC. In the meantime, the problems of unbalanced switch current stress and severe output double-line-frequency ripple should be avoided.

There are three output ports (A, B, C in Fig. 3) of the threephase six-switch bridge structure. Considering the requirements of switch current stress balancing and output double-linefrequency ripple suppression, three output ports should be connected to three identical transmitter coils. While considering



Fig. 3. Proposed integrated three-phase AC-DC wireless-power-transfer converter.

the minimization of the power semiconductor device count, only one receiver coil as well as one full-bridge rectifier (with only four diodes) would be preferred. Therefore, according to the above analysis, the structure of three transmitter coils and one receiver coil is selected and the proposed topology is finally inspired.

# *B. Topology description*

Fig. 3 shows the proposed integrated three-phase AC-DC wireless-power-transfer converter with reduced power devices count and active PFC. There are three transmitter coils with LCC compensations at the primary side while there is one receiver coil with series compensation at the secondary side. The self-inductances of the transmitter coils are noted as *Lpa*, *Lpb*, and *Lpc*, respectively. The LCC compensation parameters of  $L_{pa}$  is noted as  $L_{ra}$ ,  $C_{ra}$ , and  $C_{pa}$ . The LCC compensation parameters of  $L_{pb}$  is noted as  $L_{rb}$ ,  $C_{rb}$ , and  $C_{pb}$ . The LCC compensation parameters of  $L_{pc}$  is noted as  $L_{rc}$ ,  $C_{rc}$ , and  $C_{pc}$ . The self-inductance of the receiver coil is noted as *Ls*, and *C<sup>s</sup>* is defined as its compensation capacitor.  $M_{ab}$ ,  $M_{bc}$ , and  $M_{ac}$  are defined as the mutual inductances between the transmitter coils. *Mas*, *Mbs*, and *Mcs* are defined as the mutual inductances of the transmitter coils and the receiver coil respectively. A threephase six-switch bridge structure is used to perform PFC and WPT coils excitation functions simultaneously.  $Q_1 - Q_6$  are defined as the power switches of the three-phase bridge structure. *vs.a*, *vs.b*, and *vs.c* are defined as the phase voltages of the three-phase voltage source. *Lin.a*, *Lin.b*, and *Lin.c* are defined as the input PFC inductors. *Cbus* is defined as the DC bus capacitor.  $D_{s1} - D_{s4}$  are defined as the secondary-side rectifier diodes. *C<sup>o</sup>* is the output capacitor. The load resistance is noted as *R*.

As shown in Fig. 3, the three-phase input currents are noted as *is.a*, *is.b*, and *is.c*. The voltages at nodes A, B, and C of the three-phase bridge are noted as  $v_A$ ,  $v_B$ , and  $v_C$ , respectively. The currents flowing through *Lra*, *Lrb*, and *Lrc* are noted as *ira*, *irb*, and  $i_{rc}$ , respectively. The currents flowing through  $L_{pa}$ ,  $L_{pb}$ , and  $L_{pc}$ are noted as  $i_{Lpa}$ ,  $i_{Lpb}$ , and  $i_{Lpc}$  respectively.  $V_{bus}$  is defined as the DC bus voltage across *Cbus*. The current flowing through *L<sup>s</sup>* is noted as *iLs*. The voltage and current of the secondary-side fullbridge rectifier is noted as  $v_{DE}$  and  $i_{DE}$  respectively.  $V_o$  is the output voltage.

#### *C. Wireless-power-transfer conversion part*

The WPT conversion part receives the excitations from the

three-phase bridge structure and transfers the power wirelessly to the DC load. Applying fundamental harmonic approximation (FHA) method at switching frequency (*fs*), the equivalent circuit is shown in Fig. 4, where *vA.fs.1*, *vB.fs.1*, *vC.fs.1*, *ira.fs.1*, *irb.fs.1*, *irc.fs.1*, *iLpa.fs.1*, *iLpb.fs.1*, *iLpc.fs.1*, *iLs.fs.1* and *vDE.fs.1* are the switching frequency  $(f_s)$  fundamental (1<sup>st</sup> order) components of  $v_A$ ,  $v_B$ ,  $v_C$ , *ira*, *irb*, *irc*, *iLpa*, *iLpb*, *iLpc*, *iLs*, and *vDE*, respectively. Applying Kirchhoff's voltage law to the equivalent circuit, the following equations are obtained:

$$
\frac{L_{12}}{I_{12}} = \frac{L_{13}}{I_{14}} = \frac{L_{14}}{I_{14}} = \frac{L_{14}}{I
$$

where  $R_e$  is the equivalent resistance, calculated as:

$$
R_e = \frac{8}{\pi^2} R \tag{5}
$$

From (4), if *L<sup>s</sup>* and *C<sup>s</sup>* are designed at resonant condition, *vDE.fs.1* is determined by  $i_{Lpa,fs,1}$ ,  $i_{Lpb,fs,1}$ , and  $i_{Lpc,fs,1}$ , as well as  $M_{as}$ ,  $M_{bs}$ , and *Mcs*. Hence, if *iLpa.fs.1*, *iLpb.fs.1*, and *iLpc.fs.1* can be independently controlled by *vA.fs.1*, *vB.fs.1*, and *vC.fs.1*, respectively,



Fig. 4. FHA (at switching frequency *fs*) equivalent circuit of the WPT conversion part.

achieve this target, the design requirements of the compensation parameters are expressed as:

$$
\omega_{s}L_{s}-1/(\omega_{s}C_{s})=0\tag{6}
$$

$$
\omega_{s}L_{s} - 1/( \omega_{s}C_{s}) = 0 \tag{6}
$$

$$
\omega_{s}L_{ra} - \frac{1}{\omega_{s}C_{ra}} = \omega_{s}L_{rb} - \frac{1}{\omega_{s}C_{rb}} = \omega_{s}L_{rc} - \frac{1}{\omega_{s}C_{rc}} = 0 \tag{7}
$$

By substituting (6) and (7) into  $(1) - (4)$ , the voltage relation from  $v_{A,fs,1}$ ,  $v_{B,fs,1}$ , and  $v_{C,fs,1}$  to  $v_{DE,fs,1}$  is obtained as:

$$
v_{DE,fs,1} = v_{A,fs,1} \frac{M_{as}}{L_{ra}} + v_{B,fs,1} \frac{M_{bs}}{L_{rb}} + v_{C,fs,1} \frac{M_{cs}}{L_{rc}}
$$
(8)

From (8), the load voltage is load-independent and can be directly regulated by *vA.fs.1*, *vB.fs.1*, and *vC.fs.1* together.

For the input ports of the equivalent circuit as shown in Fig. 4, the input impedances should be designed resistive or close to resistive. From  $(1) - (7)$ , the input impedances are obtained as:

$$
Z_{A, \hat{b}:1} = \frac{L_{ra}}{\sqrt{\left[\frac{M_{as}^2}{L_{ra}} + \frac{v_{B, \hat{b}:1}M_{as}M_{bs}}{v_{A, \hat{b}:1}L_{rb}} + \frac{v_{C, \hat{b}:1}M_{as}M_{cs}}{v_{A, \hat{b}:1}L_{rc}}\right]R_{e}}
$$
\n
$$
+ \frac{1}{j\omega_{s}}\left[1 - \left(\frac{L_{pa}}{L_{ra}} - \frac{1}{\omega_{s}^{2}L_{ra}C_{pa}}\right) - \frac{v_{B, \hat{b}:1}M_{ab}}{v_{A, \hat{b}:1}L_{rb}} - \frac{v_{C, \hat{b}:1}M_{ac}}{v_{A, \hat{b}:1}L_{rc}}\right]
$$
\n
$$
Z_{B, \hat{b}:1} = \frac{L_{rb}}{\sqrt{\left[\frac{M_{bs}^{2}}{L_{rb}} + \frac{v_{A,\hat{b}:1}M_{as}M_{bs}}{v_{B,\hat{b}:1}L_{ra}} + \frac{v_{C,\hat{b}:1}M_{bs}M_{cs}}{v_{B,\hat{b}:1}L_{rc}}\right]R_{e}}
$$
\n
$$
+ \frac{1}{\sqrt{\left[\frac{M_{bs}^{2}}{L_{rb}} + \frac{v_{A,\hat{b}:1}M_{as}M_{bs}}{v_{B,\hat{b}:1}L_{ra}} + \frac{v_{C,\hat{b}:1}M_{bs}M_{cs}}{v_{B,\hat{b}:1}L_{rc}}\right]R_{e}}
$$
\n
$$
+ \frac{1}{\sqrt{\left[\frac{M_{bs}^{2}}{L_{rb}} + \frac{V_{A,\hat{b}:1}M_{as}M_{bs}}{v_{B,1}L_{ra}} + \frac{V_{A,\hat{b}:1}M_{bs}M_{cs}}{v_{B,\hat{b}:1}L_{rc}}\right]}} \tag{10}
$$

$$
\begin{bmatrix} L & \mu_b & \nu_{B,f_5,1}L_{\pi} & \mu_{B,f_5,1}L_{\pi} \\ + & \mu_{B,f_5,1} & \mu_{B,f_5,1} & \mu_{B,f_5,1} \\ + & \mu_{B,f_5,1} & \mu_{B,f_5,1} & \mu_{B,f_5,1} \end{bmatrix}
$$

$$
Z_{C,fs,1} = \frac{L_{rc}}{\sqrt{\left[\frac{M_{cs}^{2}}{L_{rc}} + \frac{v_{B,fs,1}M_{cs}M_{bs}}{v_{C,fs,1}L_{tb}} + \frac{v_{A,fs,1}M_{cs}M_{as}}{v_{C,fs,1}L_{ta}}\right]\frac{1}{R_{e}}}}
$$
(11)  
+ 
$$
\frac{1}{j\omega_{s}}\left[1 - \left(\frac{L_{pc}}{L_{rc}} - \frac{1}{\omega_{s}^{2}L_{rc}C_{pc}}\right) - \frac{v_{B,fs,1}M_{bc}}{v_{C,fs,1}L_{tb}} - \frac{v_{A,fs,1}M_{ac}}{v_{C,fs,1}L_{ra}}\right]
$$

The modulation and control targets are focused on providing constant output voltage and minimizing reactive power resulting from the transmitter coils. In the following sections, the specific modulation and control methods will be introduced in detail.

# *D. Three-phase PFC rectifier part*

The three-phase PFC rectifier part consists of a three-phase voltage source, three input PFC inductors, a three-phase active bridge structure, and a bus capacitor. Sinusoidal Pulse Width Modulation (SPWM) method is applied to achieve the PFC rectifying function because of its fixed frequency characteristic. Neglecting the parasitic resistances of the switches and inductors, the mathematical model is obtained as:

$$
L_{na} \frac{di_{s,a}}{dt} = v_{s,a} + \frac{v_{A,b} + v_{B,b} + v_{C,b}}{3} - v_{A,b}
$$
  
\n
$$
L_{nb} \frac{di_{s,b}}{dt} = v_{s,b} + \frac{v_{A,b} + v_{B,b} + v_{C,b}}{3} - v_{B,b}
$$
 (12)  
\n
$$
L_{nc} \frac{di_{s,c}}{dt} = v_{s,c} + \frac{v_{A,b} + v_{B,b} + v_{C,b}}{3} - v_{C,b}
$$

where  $v_{A,lo}$ ,  $v_{B,lo}$ , and  $v_{C,lo}$  are the low-frequency components of  $v_A$ ,  $v_B$ , and  $v_C$ , including DC and AC line-frequency fundamental (1st order) components. The inductances of *Lin.a*, *Lin.b*, and *Lin.c* are designed with the same value, noted as *Lin*. The phase voltages are expressed as:

$$
v_{s,a} = V_{sp} \sin(\omega t), v_{s,b} = V_{sp} \sin\left(\omega t + \frac{2\pi}{3}\right), v_{s,c} = V_{sp} \sin\left(\omega t + \frac{4\pi}{3}\right)
$$
 (13)

where  $V_{sp}$  is the peak value of the AC input phase voltage,  $\omega_l$  is the line frequency in radian. For ideal PFC requirement, the input phase currents are expressed as:

$$
i_{s,a} = I_{sp} \sin(\omega t), i_{s,b} = I_{sp} \sin\left(\omega t + \frac{2\pi}{3}\right), i_{s,c} = I_{sp} \sin\left(\omega t + \frac{4\pi}{3}\right)
$$
(14)

where *Isp* is the peak value of the phase currents. *vA.lo*, *vB.lo*, and *vC.lo* can be solved as:

$$
v_{A lo} = V_{sp} \sin(\omega_l t) - \omega_l L_{in} I_{sp} \cos(\omega_l t) + V_{bus}/2
$$
  
\n
$$
v_{B lo} = V_{sp} \sin(\omega_l t + 2\pi/3) - \omega_l L_{in} I_{sp} \cos(\omega_l t + 2\pi/3) + V_{bus}/2
$$
 (15)  
\n
$$
v_{C lo} = V_{sp} \sin(\omega_l t + 4\pi/3) - \omega_l L_{in} I_{sp} \cos(\omega_l t + 4\pi/3) + V_{bus}/2
$$

Therefore, the duty cycles of  $v_A$ ,  $v_B$ , and  $v_C$  are obtained as:

c,  
\n
$$
\frac{I_2}{I_3}
$$
 inductors, the mathematical model is obtained as:  
\n $I_{400} \frac{di_{10}}{dt} = v_{101} + \frac{1}{200} + \frac{1$ 

where  $\theta$  is defined as the AC line angle, equal to  $\omega_l t$ .

# *E. Integrated-power-stage analysis*

Fig. 5 shows the key waveforms of the proposed topology within a switching period  $T_s$ .  $v_A$ ,  $v_B$ , and  $v_C$  are two-level PWM voltages with duty cycles varying with AC line angle. Their switching frequency fundamental components are obtained as:

$$
v_{A,fs,1} = (2V_{bus}/\pi)\sin(D_A\pi)\cos(\omega_s t)
$$
  
\n
$$
v_{B,fs,1} = (2V_{bus}/\pi)\sin(D_B\pi)\cos(\omega_s t)
$$
 (17)  
\n
$$
v_{C,fs,1} = (2V_{bus}/\pi)\sin(D_C\pi)\cos(\omega_s t)
$$

*VDE*'s switching frequency fundamental component is expressed as:

$$
v_{DE,fs.1} = \left(4V_o/\pi\right)\cos\left(\omega_s t\right) \tag{18}
$$

From (8), (17), and (18), the voltage transfer gain from *Vbus* to *V<sup>o</sup>* is obtained as:

$$
\frac{V_o}{V_{bus}} = \frac{\sin(D_A \pi)}{2} \frac{M_{as}}{L_{ra}} + \frac{\sin(D_B \pi)}{2} \frac{M_{bs}}{L_{tb}} + \frac{\sin(D_c \pi)}{2} \frac{M_{cs}}{L_{rc}} \tag{19}
$$



Fig. 5. Key operational waveforms

same value *Mps*. The compensation parameters and selfinductances of the transmitter coils, as well as their mutual inductances, are also designed identically:

$$
L_{ra} = L_{rb} = L_{rc} = L_r
$$
  
\n
$$
C_{ra} = C_{rb} = C_{rc} = C_r
$$
  
\n
$$
C_{pa} = C_{pb} = C_{pc} = C_p
$$
  
\n
$$
L_{pa} = L_{pb} = L_{pc} = L_p
$$
  
\n
$$
M_{ab} = M_{bc} = M_{ca} = M_{pp}
$$
\n(20)

Hence, the voltage transfer gain from  $V_{bus}$  to  $V_o$  is updated as:  $V_a/V_{bus} = (M_{ps}/(2L_r)) \cdot h_{ABC}$ (21)

where 
$$
h_{ABC}
$$
 is defined as:

$$
h_{ABC} = \sin(D_A \pi) + \sin(D_B \pi) + \sin(D_C \pi) \tag{22}
$$

From (16), since the term of  $\omega_l L_{in} I_{sp}$  is much smaller than  $V_{sp}$  in practical condition,  $D_A$ ,  $D_B$ , and  $D_C$  are approximated as:

$$
D_{A}(\theta) \approx r_{m} \sin(\theta) + 0.5
$$
  
\n
$$
D_{B}(\theta) \approx r_{m} \sin\left(\theta + \frac{2\pi}{3}\right) + 0.5
$$
  
\n
$$
D_{C}(\theta) \approx r_{m} \sin\left(\theta + \frac{4\pi}{3}\right) + 0.5
$$
 (23)

where  $r_m$  is defined as the ratio of  $V_{sp}$  and  $V_{bus}$ :

$$
r_m = \frac{V_{sp}}{V_{bus}} = \frac{\sqrt{2}V_{s,rms}}{V_{bus}}
$$
(24)

where *Vsp* and *Vs.rms* are defined as the peak and root-meansquare (RMS) values of the AC input phase voltage respectively. The range of *r<sup>m</sup>* is limited as:

$$
0 < r_m \le 0.5 \tag{25}
$$



Fig. 6. Relations of  $h_{ABC}$  and line angle  $\theta$  (in radian) with different  $r_m$  values

Fig. 6 shows the relations of  $h_{ABC}$  and line angle  $\theta$  with different  $r_m$  values. It can be observed that  $h_{ABC}$  hardly varies with line angle  $\theta$ .  $h_{ABC}$  can be considered constant if  $r_m$  is fixed. It can also be indicated that  $h_{ABC}$  can be regulated by  $r_m$ , and  $h_{ABC}$  can be approximately expressed as: *t*

$$
h_{ABC} \approx 1 + 2\cos\left(\frac{\sqrt{3}}{2}r_m\pi\right) \tag{26}
$$

From (20) and Fig. 6, the output voltage *V<sup>o</sup>* monotonously increases with *Vbus*. Therefore, if *V<sup>o</sup>* varies with the positions of primary- and secondary-side coils, *Vbus* can be adjusted accordingly to maintain constant *V<sup>o</sup>* under different mutual inductance conditions.

For *ira*, *irb*, and *irc*, their reactive currents should be minimized to reduce the conduction losses on *Lra*, *Lrb*, *Lrc*, and the switches. The RMS value of  $i_{ra}$ 's,  $i_{rb}$ 's and  $i_{rc}$ 's switching-frequency fundamental reactive components within a line period can be derived as:

$$
I_{r, reactive} = \frac{\sqrt{2}V_{bus}}{\pi\omega_s L_r} \left[ + \left(1 - \frac{L_p - M_{pp}}{L_r} + \frac{1}{\omega_s^2 L_r C_p}\right)^2 \cdot \left(7.56r_m^3 - 6.68r_m^2\right) (27) \right]
$$
  

$$
= \frac{\sqrt{2}V_{bus}}{\pi\omega_s L_r} \left[ 2\left(1 - \frac{L_p - M_{pp}}{L_r} + \frac{1}{\omega_s^2 L_r C_p}\right) \cdot \left(7.56r_m^3 - 6.68r_m^2\right) (27) \cdot \left(1 + 2.68r_m^2 L_r C_p\right) \cdot \left(
$$

The design criterion is selecting the optimal  $C_p$  that can minimize  $I_{rx,reactive}$ , and the optimal  $C_p$  is calculated as:

$$
C_p = \frac{1}{\omega_s^2 L_r} \left[ \frac{1}{\left(1 + 2\cos\left(\sqrt{3}r_m \pi/2\right)\right)M_{pp}} \cdot \frac{1.38r_m^3 - 2.89r_m^2}{+0.05r_m + 1.0} \right]}{\left[ \frac{1 + 2\cos\left(\sqrt{3}r_m \pi/2\right)\right]M_{pp}}{\left[ \frac{7.56r_m^3 - 6.68r_m^2}{+0.15r_m + 1.0} \right]}} \right] \tag{28}
$$

where  $r_m$  is defined and limited as (24) and (25).



# *F. Control method*

The proposed converter is designed with constant output voltage. Fig. 7 shows the proposed control method, which is based on the control scheme of the traditional three-phase PFC SPWM rectifier. In the proposed control method, there are one voltage control loop and one current control loop.  $PI_v$  is the proportional-integral (PI) compensation module for the outer voltage loop to regulate  $V_o$ .  $PR_c$  is the proportional-resonant (PR) compensation module for the inner current loop to control the three-phase input current and achieve PFC. *Vo.ref* is defined as the reference values of  $V_o$ .  $v_{gl} - v_{g6}$  are the gate driving signals of switches  $Q_1 - Q_6$ .

For the constant output voltage realization, there are two cases to be discussed. Case 1 refers to the condition of fixed and known mutual inductance between the transmitter and receiver coils. From (21), (24), and Fig. 6, ideally, *V<sup>o</sup>* is independent of load conditions, and can be estimated only with primary-side information. Hence, in this case, primary-side control without secondary-side output voltage information feedback can be achieved, hence, no wireless communication link is necessary. Case 2 refers to the condition of unfixed and unknown mutual inductance between the transmitter and receiver coils. In this case, since  $V<sub>o</sub>$  cannot be estimated only with the primary-side information, a wireless communication link is required to transfer secondary-side *V<sup>o</sup>* information to the primary-side controller.

#### *G. Power loss analysis*

The system power loss mainly consists of input inductors  $(L<sub>in.a</sub>, L<sub>in.b</sub>, and L<sub>in.c</sub>)$ , switches  $(Q<sub>1</sub> - Q<sub>6</sub>)$ , primary-side compensation inductors (*Lra*, *Lrb*, and *Lrc*), primary-side coils  $(L_{pa}, L_{pb}, \text{ and } L_{pc})$ , secondary-side coil  $(L_s)$ , and secondary-side diodes  $(D_{s1} - D_{s4})$ , which are analyzed and calculated in detail as follows. The AC line angle  $\theta$  (=  $\omega_l t$ ) is introduced for clearer illustration.

*1) Input inductors (Lin.a, Lin.b, and Lin.c):* The total copper loss is given by:

$$
P_{\text{Lin},cu} = 3 \cdot I_{\text{s,rms}}^2 \cdot R_{\text{Lin}} \tag{29}
$$

where *Is.rms* is defined as the root-mean-square (RMS) value of AC input currents *is.a*, *is.b*, and *is.c*. *RLin* is the equivalent series resistance (ESR) of the input inductors. The total core loss is

omitted because the input current ripple is designed small enough to fulfill the PFC requirement.

*2) Switches*  $(Q_1 - Q_6)$ : The total conduction loss is given by:

$$
P_{Qcon} = 3 \cdot R_{ds.on} \cdot \frac{1}{2\pi T_s} \int_{0}^{2\pi} \left[ \int_{0}^{T_s} \left( i_m \left( \theta, t \right) - i_{s.a} \left( \theta \right) \right)^2 dt \right] d\theta \tag{30}
$$

where  $R_{ds,on}$  is the turn-on drain-source (DS) resistance.  $i_{s,a}$  is obtained from (14). *ira* contains fundamental and non-ignorable higher-order harmonics, calculated as:

$$
i_{ra}(\theta, t) = \frac{2V_{bus}}{\pi} \frac{\sin(D_A \pi)}{|Z_{A,fs.1}|} \cos(\omega_s t - \angle Z_{A,fs.1}) + \sum_{n=2}^{\infty} \frac{2V_{bus}}{n\pi} \frac{\sin(nD_A \pi)}{|Z_{A,fs.n}|} \cos(n\omega_s t - \angle Z_{A,fs.n})
$$
(31)

where  $Z_{A,fs,1}$  can be calculated from  $(9)$ ,  $(17)$  and  $(20)$ , and is expressed as:

$$
Z_{A, \beta, 1}(\theta) = \frac{L_{\phi}}{\left\{ \frac{M_{ps}^{2}}{L_{\phi}} - \frac{M_{pp}}{j\omega_{\phi}L_{\phi}} \right\} \cdot \frac{\sin(D_{\beta}(\theta)\pi) + \sin(D_{\rm C}(\theta)\pi)}{\sin(D_{\rm A}(\theta) \cdot \pi)} \right\}} \tag{32}
$$
\n
$$
+ \frac{1}{j\omega_{\rm s}} \left[ 1 - \left( \frac{L_{p}}{L_{\phi}} - \frac{1}{\omega_{\rm s}^{2}L_{\phi}} \right) \right] + \frac{M_{ps}^{2}}{L_{\phi}} \tag{32}
$$

And  $Z_{A,fs,n}$  ( $n = 2, 3, 4, 5, ...$ ) can be calculated as:

$$
(n = 2, 3, 4, 5, ...)
$$
 can be calculated as:  

$$
Z_{A,fs,n} = j \cdot \left(n\omega_s L_r - \frac{1}{n\omega_s C_r}\right), n = 2, 3, 4, 5, ...
$$
 (33)

 $D_A$ ,  $D_B$ , and  $D_C$  are obtained from (23).

The proposed integrated topology cannot guarantee softswitching operations for full load range since the AC input currents  $(i_{s.a}, i_{s.b},$  and  $i_{s.c}$  are working in continuous current mode (CCM) with a small ripple. The total switching loss is given by:

$$
P_{Q_{.SW}} = 3 \cdot \frac{1}{2\pi T_s} \left( \frac{E_{on. test} + E_{off. test}}{V_{ds. test} I_{d. test}} \right)^{2\pi} \int_0^{\pi} V_{bus} \left( i_{sw2} + i_{sw6} \right) d\theta \tag{34}
$$

where *Eon.test* and *Eoff.test* are the reference switching-on and switching-off energies under the testing DS voltage and current (*Vds.test* and *Id.test*) condition, which can be obtained from the datasheet.  $i_{sw2}$  and  $i_{sw6}$  are the critical switching currents at  $t_2$ and *t6*, respectively, calculated as:

$$
\begin{aligned}\ni_{\text{sw2}} &= \begin{cases}\n0 & i_n(\theta, t_2) - i_{s,a}(\theta) \ge I_{\text{cos,min}} \\
|i_n(\theta, t_2) - i_{s,a}(\theta)\n\end{cases} \quad i_n(\theta, t_2) - i_{s,a}(\theta) < I_{\text{cos,min}}\n\end{aligned} \tag{35}
$$
\n
$$
i_{\text{sw6}} = \begin{cases}\n0 & i_n(\theta, t_6) - i_{s,a}(\theta) \le -I_{\text{cos,min}} \\
|i_n(\theta, t_6) - i_{s,a}(\theta)\n\end{cases} \quad (35)
$$

where *is.a* and *ira* are calculated from (14) and (31) respectively. *Izvs.min* is the minimum current to achieve ZVS operation, determined by the switch's parasitic DS capacitance and the switching deadtime. *t<sup>2</sup>* and *t<sup>6</sup>* are defined in Fig. 5, calculated as:

$$
t_2 = 0.5D_A(\theta)T_s, \ t_6 = [1 - 0.5D_A(\theta)]T_s \tag{36}
$$

where  $D_A$  is obtained from (23).

*3) Primary-side compensation inductors (Lra, Lrb, and Lrc):*

The total copper loss is calculated as:  
\n
$$
P_{Lr,cu} = 3 \cdot R_{Lr} \cdot \frac{1}{2\pi T_s} \int_{0}^{2\pi} \left[ \int_{0}^{T_s} (i_m(\theta, t))^2 dt \right] d\theta \qquad (37)
$$

*RLr* is the ESR of *Lra*, *Lrb*, and *Lrc*, which should be measured under the condition of removing the magnetic core. Hence, *RLr* only includes the winding copper loss factor. *ira* can be obtained by (31). The total core loss can be derived from Steinmetz equation [45], [46]:

$$
P_{Lr.core} = \frac{3 \cdot V_e \cdot \lambda \cdot f_s^{\alpha}}{2\pi} \cdot \int_0^{2\pi} \left( \frac{\mu_0 N}{l_s} \cdot \frac{2V_{bus}}{\pi} \frac{\sin(D_A(\theta) \cdot \pi)}{Z_{A,fs,1}(\theta)} \right)^{\beta} d\theta
$$
(38)

where  $D_A$  and  $Z_{A,fs,1}$  can be calculated from (23) and (32) respectively.  $V_e$  is the volume of the magnetic core. N is the number of turns.  $l_g$  is the air gap distance. The constants  $λ$ ,  $α$ , and  $\beta$  can be found from the datasheet.

*4) Primary-side coils (Lpa, Lpb, and Lpc):* The total loss can be calculated as:

$$
P_{Lp} = 3 \cdot R_{Lp} \cdot \frac{1}{2\pi} \cdot \int_{0}^{2\pi} \left( \frac{\sqrt{2}V_{bus}}{\pi} \frac{\sin(D_A(\theta) \cdot \pi)}{\omega_s L_r} \right)^2 d\theta \quad (39)
$$

 $R_{Lp}$  is the ESR of  $L_{pa}$ ,  $L_{pb}$ , and  $L_{pc}$ , which should be measured under the condition with the ferrite shielding plates placed. Hence, *RLp* includes both copper loss factor of the coils and the core loss factor of the ferrite shielding plates. *D<sup>A</sup>* can be calculated from (23).

*5) Secondary-side coil (Ls):* The loss of *L<sup>s</sup>* is given by:

$$
P_{Ls} = R_{Ls} \cdot \left(\frac{\pi P_o}{2\sqrt{2}V_o}\right)^2 \tag{40}
$$

*RLs* is the ESR of *Ls*, which should also be measured under the condition with the ferrite shielding plates placed. Hence, *RLs* includes both copper loss factor of the coils and the core loss factor of the ferrite shielding plates.

*6) Secondary-side diodes*  $(D_{s1} - D_{s4})$ : The total loss is resulting from the diode forward voltage drop, given by:

$$
P_{Ds} = 2 \cdot (P_o/V_o) \cdot V_{Ds} \tag{41}
$$

where  $V_{Ds}$  is the forward voltage drop of the diodes.

### III. DESIGN PROCEDURE AND CONSIDERATIONS

#### *A. Design procedure*

To verify the design and control of the proposed topology, a 1600-W scaled-down laboratory prototype with constant *V<sup>o</sup>* is designed and implemented. The design procedures are given as follows:

## *1) Requirements of input and output:*

Phase voltage of the three-phase voltage source is designed to be 110 Vrms, 50 Hz at rated condition. The allowable voltage fluctuation range is 10%. Maximum output power *Po.max* is 1600 W, with constant output voltage *V<sup>o</sup>* to be 200 V and hence maximum output current *Io.max* is 8 A.

## *2) Design of bus voltage and WPT resonant tank*

From (24) and (25), the minimum *Vbus* (noted as *Vbus.min*) is limited as:

$$
V_{bus.\min} \ge 2V_{sp.\max} = 342.2 \text{ V}
$$
 (42)

Here, to transfer a sufficient switching-frequency fundamental component to the WPT resonant tank, *Vbus.min* is designed as 380 V. Considering the voltage stress of the switches and bus capacitor, the maximum allowable  $V_{bus}$  (noted as  $V_{bus,max}$ ) is limited as 500 V.

For the proposed topology, to simplify the control and evenly distribute the power switches' electrical stresses, the three transmitter coils are required to be designed identically in shape and number of turns so that their self-inductances are the same, as shown in Fig. 8. Moreover, three transmitter coils' center points are required to be positioned with a 120º angular interval in the same horizontal plane. The transmitter coils' horizontal plane's center point is required to be aligned to the receiver coil's center point, as shown in Fig. 8. With such design regulations, the mutual inductances between the transmitter coils and the receiver coil (*Mas*, *Mbs*, and *Mcs*) are guaranteed the same. In addition, the transmitter and receiver coils should be deigned in circle shape. It is suggested to add magnetic shielding plates (ferrite plates) above and below the magnetic coupler coils to concentrate the coupler inner magnetic field and shield the outward magnetic field. The magnetic shielding plates are required to be designed in circle shape and aligned with the magnetic coupler coils. Fig. 9 shows the design of the magnetic shielding plates of WPT coils. There are two identical designed shielding plates placed to cover the transmitter coils and the receiver coil, respectively. The detailed design, structure, and dimension of the magnetic shielding plates are presented in Fig. 9 (c). Each plate consists of 90 discrete ferrite bars. Each ferrite bar is made of PC95 Mn-Zn ferrite material with the dimension of 90 mm height, 15 mm width, and 5 mm thickness. The magnetic ferrite plates are designed in circle shape with 50 mm inner radius and 250 mm outer radius. There are 60 ferrite bars evenly distributed in radial direction outer the circle with 50 mm radius. There are 30 ferrite bars evenly distributed in tangential direction close to the circles with 210 mm, 230 mm, and 250 mm radius. The magnetic shielding plate design is proposed by balancing the shielding performance and weight/volume.

Considering the characteristics of the proposed topology, wireless charging for Automated guided vehicle (AGV) would be a potential application. The three transmitter coils can be placed underground, and the single receiver coil is placed at the bottom plain (chassis) of the AGV. Since the AGV can be navigated and positioned accurately, the horizontal alignment requirement can be realized. In addition, since vertical distance variance range is allowable for the proposed topology, wireless charging for AGVs with different chassis heights can be achieved.

In this laboratory prototype design, according to the chassis height requirement of some specific AGVs, the minimum vertical distance *dg.min* is designed as 70 mm [47]. Then, according to the common designed coupling coefficient (between the transmitter coil and receiver coil) range, the coupling coefficient between the transmitter coil and receiver coil is initially designed within the range from 0.1 to 0.15. There is no other specific limitation on the sizes of the coils. Hence, the outer diameter  $(d_p)$  and number of turns  $(n_p)$  of the transmitter coils are designed as 250 mm and 10, respectively. The outer diameter  $(d_s)$  and number of turns  $(n_s)$  of the receiver coil are designed as 480 mm and 9, respectively. To reduce AC resistance of resonant coils, the litz wire with 1000 strands (each strand's diameter is 0.1 mm) and 7.85 mm<sup>2</sup> cross-section area is used. Finally, the measured values of transmitter coil's



Fig. 9. Design of magnetic shielding plates of WPT coils: (a) the magnetic shielding plate covering the transmitter coils; (b) the magnetic shielding plate covering the receiver coil; (c) design, structure, and dimension of the magnetic shielding plate.

self-inductance, receiver coil's self-inductance, mutual inductance between transmitter coils, and the maximum mutual inductance between transmitter and receiver coils, are 37.5 μH, 96.2 μH, 2.2 μH, and 9.0 μH, respectively. The coupling coefficient between the transmitter coils is denoted by *kpp*. The coupling coefficient between the transmitter coil and receiver coil is denoted by  $k_{ps}$ . In the prototype, the maximum  $k_{ps}$ (denoted by *kps.max*) is 0.15, when the transmitter coil and receiver coil are within the minimum vertical distance *dg.min* (70 mm), which fulfil the initial requirements.

From  $(21) - (24)$ , it can be analyzed that the primary-side compensation inductance *L<sup>r</sup>* is determined by *Mps.max*, *Vo*, *Vbus.min*, and *Vsp.min*:

$$
L_r = \frac{M_{ps,\text{max}} \cdot h_{ABC}\big|_{r_m = \frac{V_{sp,\text{min}}}{V_{bus,\text{min}}}} \cdot V_{bus,\text{min}}}{2V_o} \tag{43}
$$

where *Vsp.min* is defined as the minimum peak value of the input phase voltage. From (43),  $L_r$  is calculated as 17.7  $\mu$ H. When  $L_r$  is confirmed, with the pre-determined *Vsp.max* and *Vbus.max*, the

minimum allowable 
$$
M_{ps}
$$
 ( $M_{ps,min}$ ) is calculated as:  
\n
$$
M_{ps,min} = \frac{2V_o L_r}{h_{ABC}|_{r_m = \frac{V_{sp,max}}{V_{bus,max}}} \cdot V_{bus,max}}
$$
\n(44)

where *Vsp.max* is defined as the maximum peak value of the input phase voltage. Hence, from (44), *Mps.min* is designed as 6.5 μH and the corresponding maximum allowable vertical distance *dg.max* is 105 mm.

The magnetic core of the compensation inductors is TDK E 55/28/21 (B66335 series) with N87 ferrite material. Practically,  $L_r$  is measured as 17.1  $\mu$ H. From (6), (7), and (20), with known *L<sup>r</sup>* and *L<sup>s</sup>* values, *C<sup>r</sup>* and *C<sup>s</sup>* can be obtained as 205.0 nF and 36.3 nF, respectively. From  $(27)$  and  $(28)$ ,  $C_p$  is designed to make minimize  $I_{rx,reactive}$  so that the conduction losses on  $L_{ra}$ ,  $L_{rb}$ ,  $L_{rc}$ , and switches  $Q_1 - Q_6$  can be reduced. By calculation,  $C_p$  is designed as 146.0 nF.

From (21) – (26), with confirmed  $L_r$  and  $V_o$ , for  $M_{ps,max}$ condition, when input phase voltage is at minimum value (99 Vrms), the bus voltage is 380 V; when input phase voltage is at nominal value (110  $V_{rms}$ ), the bus voltage is 399 V; when input phase voltage is at maximum value (121  $V_{\rm rms}$ ), the bus voltage is 418 V. For *Mps.min* condition, when input phase voltage is at minimum value (99  $V_{\text{rms}}$ ), the bus voltage is 462 V; when input phase voltage is at nominal value (110  $V_{\rm rms}$ ), the bus voltage is 480 V; when input phase voltage is at maximum value (121  $V_{\rm rms}$ ), the bus voltage is 500 V.

## *3) Bus capacitor Cbus and output capacitor C<sup>o</sup> selection*

To reduce the bus voltage ripple, *Cbus* is selected to be with 500 μF capacitance and 500 V voltage rating. *C<sup>o</sup>* is selected to be with 220 μF capacitance and 450 V voltage rating to filter the switching-frequency ripple.

## *4) Design of input inductors (Lin.a, Lin.b, and Lin.c)*

From [48] and [49], the input inductors' value should fulfill the maximum and minimum limitation as:

$$
\frac{V_{s,rms}}{2\sqrt{6}f_s I_{rpl,max}} \le L_{in} \le \frac{\sqrt{V_{bus}^2/8 - V_{s,rms}^2}}{\omega_l I_{s,rms}}
$$
(45)

where *Vs.rms* and *Is.rms* are defined as the RMS values of the input AC phase voltages and phase currents. *Irpl.max* is defined as the maximum ripple current of input AC phase currents. Hence, the input inductors are designed with 5.0 mH inductance identically. The magnetic core of the input inductors is made of Si-Fe material and in toroid shape with 25.6 mm inner diameter, 58 mm outer diameter, and 48.3 mm height.

# *B. Considerations on vertical distance variation of the WPT coils*

For vertical distance (between the transmitter plain and receiver coil) variation condition, *Mas*, *Mbs*, and *Mcs* are still kept the same with each other ( $M_{as} = M_{bs} = M_{cs} = M_{ps}$ ). Therefore, the vertical distance is allowed to vary in a range, meaning that *Mps* is allowed to vary in a proper range.

When *Mps* varies, the three-phase AC input PFC and input current total harmonic distortion (THD) are not affected and still maintain high performance since the three-phase AC currents are independently controlled by the inner current loop,

the three-phase AC currents are independent from the WPT coils and their misalignment, since the SPWM voltage outputs of the three-phase six-switch bridge structure are still 120º angular symmetric, which is determined by the inner current loop and SPWM control. When *Mps* varies, the output voltage *V<sup>o</sup>* can also maintain constantly equal to the output voltage reference *Vo.ref* because of the outer voltage control loop, as shown in Fig. 7. In the outer voltage control loop, the difference of *V<sup>o</sup>* and *Vo.ref* is fed to the corresponding PI compensation block to generate an active input current control command *Id.ref* and furtherly regulate the AC input power.

However, when *Mps* varies and *V<sup>o</sup>* is maintained constant by the outer voltage control loop, the bus voltage *Vbus* would change to fulfil the voltage transfer gain from *Vbus* to *Vo*. From (21), (24), and (26), when  $V_{s,rms}$  and  $V_o$  are fixed, the relation between *Mps* and *Vbus* can be obtained as:

$$
\frac{V_o}{V_{bus}} = \frac{M_{ps}}{2L_r} \left[ 1 + 2\cos\left(\frac{\sqrt{3}}{2} \cdot \frac{\sqrt{2}V_{s,rms}}{V_{bus}} \cdot \pi\right) \right]
$$
(46)

With the confirmed *V<sup>o</sup>* and *L<sup>r</sup>* of the laboratory prototype, the relation curves between *Vbus* and *Mps* for different AC input phase voltage (*Vs.rms*) conditions are obtained as shown in Fig. 10. In the laboratory prototype, because of this characteristic, when *Vbus* is limited from 380 V to 500 V, *Mps* is limited ranging from 6.5  $\mu$ H to 9.0  $\mu$ H.

# *C. Considerations on horizontal misalignment of the WPT coils*

The horizontal misalignment is not suggested because it would cause two negative impacts on system operation, because of different *Mas*, *Mbs*, and *Mcs*. The first negative impact is the severe output double-line-frequency ripple. The second negative impact is the unbalanced current stresses of the switches.

However, for practical implementation and operation, a small range of horizontal misalignment may be inevitable. For this practical condition, if a lager output capacitor is applied to absorb the additional double-line-frequency ripple, and switches with a larger current rating are used to stand the unbalanced and possibly additional current stresses, then the two mentioned negative impacts can be alleviated and would not affect the converter's normal operation when the horizontal misalignment occurs.

The general procedure to solve the problem of misalignment is summarized as: 1). Measure the values of *Mas*, *Mbs*, and *Mcs* for all critical misalignment conditions; 2). Calculate and select the maximum double-line-frequency ripple (with (47) in Appendix) over all the critical misalignment conditions; 3). Calculate the required additional output capacitance (with (48) in Appendix) according to the maximum ripple and acceptable ripple; 4) Calculate and select the maximum switch current stress (with  $(49) - (51)$  in Appendix) over all the critical misalignment conditions; 5) Select the switches with the current rating larger than the maximum current stress.

## *D. Design summary and laboratory prototype*

Setup of the laboratory prototype is shown in Fig. 11 and Table I gives the detailed design parameters of the laboratory prototype. Wolfspeed SiC power module CCS050M12CM2 is used as the power switches  $Q_1 - Q_6$  to reduce switching and



Fig. 10. Relations of *Mps* and *Vbus* for different AC input phase voltage conditions



conduction losses. Wolfspeed C4D40120D is used as the secondary-side full-bridge rectifier diodes *Ds1* – *Ds4*. The coupling coefficient (*kpp*) between the transmitter coils is 0.06. The coupling coefficient (*kps*) between the transmitter coils and the receiver coil ranges from 0.11 to 0.15.

#### IV. EXPERIMENTAL RESULTS

According to the proposed design procedure, the laboratory prototype is implemented with rated 1600 W output power. In the experiments, due to the limitation of load bank, operations at 18.75%, 37.5%, 50%, 62.5%, 87.5%, and 100% load conditions  $(300 \text{ W} - 1600 \text{ W})$  are tested to verify the functionalities and advantages of the proposed topology.

Fig. 12 (a) shows the overall efficiency for maximum *Mps* condition at different load conditions and Fig. 12 (b) shows the PF and input current THD for maximum *Mps* condition at different load conditions. At 100% load condition, the efficiency, PF, and input current THD achieve 91.5%, 1.0, and 3.2%, respectively. Fig. 13 presents the power loss distribution for maximum *Mps* condition at 100% and 50% load conditions. It can be observed that the total losses of the switches  $Q_1 - Q_6$ are not dominant. Fig. 14 shows the efficiency, PF, and input current THD for different *Mps* conditions at 100% load condition. Fig. 15 shows the three-phase input current for maximum *Mps* condition at 100% and 50% load conditions. Figs. 16 and 17 presents the primary-side key operation waveforms for different AC line angles  $\theta$  (=  $\omega_l t$ ) for maximum



Fig. 11. Setup of the laboratory prototype.



Fig. 12. Performances for maximum *Mps* condition at different load conditions: (a) Efficiency; (b) PF and input current THD.

*Mps* condition at 100% and 50% load conditions, respectively. Fig. 18 shows the secondary-side operation waveforms for maximum *Mps* condition at 100% and 50% load conditions The AC line-frequency profile waveforms of the primary-side compensation inductors' and coils' currents for 100% load and maximum *Mps* condition are presented in Fig. 19. The step

**Input Indutors Loss Switches Conduction Loss Switches Switching Loss Compensation Inductors Loss WPT Coils Loss Rectifier Loss Overall Loss**  $12$  $10$ Power Loss Distribution (%) at 100% Load Condition Power Loss Distribution (%) at 50% Load Condition

Fig. 13. Power loss distribution (proportion to input power) for maximum *Mps* condition at 100% and 50% load conditions.

responses of load changing from 100% to 37.5% and reverse are presented in Fig. 20.

Table II compares the proposed topology with other state-ofthe-art single-stage three-phase AC-DC WPT topologies. The efficiency and input power quality are better than others. Compared to the matrix topologies  $[26] - [28]$ , the primary-side power semiconductor device amount of the proposed topology is significantly reduced. Although only four switches are used in the primary side of the T-type based topology [29], six more diodes are still required. Moreover, its input current is not actively shaped, and its DCM input current will cause higher losses of input inductors and active switches, and EMI problems. Experiments of the traditional two-stage topology as shown in Fig. 1 are also implemented for comparison. The peak efficiency of the traditional two-stage topology is lower than that of the proposed topology. In addition, the traditional twostage topology requires four more active power switches. Compared to other two existing traditional two-stage topologies



Fig. 14. Performances for different *Mps* conditions at 100% load condition: (a) Efficiency; (b) PF and input current THD.



Fig. 15. Three-phase input currents for maximum *Mps* condition at different load conditions: (a) 100% load; (b) 50% load.



Fig. 16. Primary-side waveforms  $(v_{s,a}, v_A, i_{ra}, a_{na})$  for maximum  $M_{ps}$ condition at 100% load condition: (a)  $\omega_l t = \pi/2$ ; (b)  $\omega_l t = \pi/3$ ; (c)  $\omega_l t = 0$ ; (d)  $\omega_l t$  $= -\pi/3$ .



Fig. 17. Primary-side waveforms  $(v_{s,a}, v_A, i_{ra}, a_{nd} i_{Lpa})$  for maximum  $M_{ps}$ condition at 50% load condition: (a)  $\omega_l t = \pi/2$ ; (b)  $\omega_l t = \pi/3$ ; (c)  $\omega_l t = 0$ ; (d)  $\omega_l t$  $= -\pi/3$ .



Fig. 18. Secondary-side waveforms of  $v_{DE}$  and  $i_{Ls}$  for maximum  $M_{ps}$  condition at different load conditions: (a) 100% load; (b) 50% load.



Fig. 19. AC line frequency profile waveforms for 100% load and maximum  $M_{ps}$  condition: (a)  $i_{ra}$ ,  $i_{rb}$ , and  $i_{rc}$ ; (b)  $i_{Lpa}$ ,  $i_{Lpb}$ , and  $i_{Lpc}$ .



Fig. 20. Load step responses for maximum  $M_{ps}$  condition ( $V_{bus}$ ,  $V_o$ , and  $I_o$ ): (a)

[50], [51], the proposed integrated topology also exhibits  $\overline{v_{s,a}}$  significant advantages in terms of the overall performance.

## V. CONCLUSIONS

A novel integrated three-phase AC-DC wireless-powertransfer converter with active power factor correction is proposed to reduce the power semiconductor device count and

TABLE II COMPARISONS OF THREE-PHASE AC-DC WPT SYSTEM TOPOLOGIES

| Topologies                       | Peak<br>efficiency<br>$(\% )$ | PF              | Input<br>current<br>THD<br>(% ) | Primary-side<br>power<br>semiconductor<br>device count |
|----------------------------------|-------------------------------|-----------------|---------------------------------|--------------------------------------------------------|
| Proposed<br>topology             | 91.5                          | 1.0             | 3.2                             | 6 switches                                             |
| Matrix topology<br>I[26]         | 85                            | < 0.95          | >20.0                           | 8 switches                                             |
| Matrix topology<br>II $[27]$     | 75.1                          | 0.95            | N/A                             | 12 switches                                            |
| Matrix topology<br>III $[28]$    | 89.4                          | 0.67            | 110.8                           | $6$ diodes $+$<br>7 switches                           |
| T-type based<br>topology [29]    | 89.2                          | 1.0             | 3.5                             | $6$ diodes $+$<br>4 switches                           |
| Two-stage<br>topology $(Fig. 1)$ | 89.1                          | 1.0             | 3.0                             | 10 switches                                            |
| Two-stage<br>topology [50]       | < 85                          | < 0.98          | > 5.0                           | $7$ diodes $+$<br>5 switches                           |
| Two-stage<br>topology $[51]$     | 91.0                          | not<br>reported | not<br>reported                 | 12 switches                                            |

improve system overall efficiency. It uses three transmitter coils to enhance the system primary-side power capacity. The topology description, theoretical analysis, control method, and power loss analysis are presented with details. Besides, the design procedure for a design example is given and the corresponding laboratory prototype is built to verify the performances and advantages of the proposed topology. Compared to existing single-stage three-phase AC-DC WPT topologies, the proposed topology exhibits significant advantages, when efficiency, AC input power quality, and power semiconductor device count are comprehensively considered.

#### **APPENDIX**

When there occurs a horizontal misalignment condition, *Mas*, *Mbs*, and *Mcs* may not be identical, and the output voltage can be calculated as:

calculated as:  
\n
$$
v_o = \left[ M_{as} \sin(D_A \pi) + M_{bs} \sin(D_B \pi) + M_{cs} \sin(D_C \pi) \right] \frac{V_{bus}}{2L_r} (47)
$$

where  $D_A$ ,  $D_B$ , and  $D_C$  can be calculated from (23).  $\theta$  refers to the AC line angle, equal to  $\omega_l t$ . The curve of  $v_o$  in relation to  $\theta$ is thereby calculated, and the corresponding double-linefrequency ripple Δ*Vo.org* can be obtained. An additional DC output capacitor can be added to reduce the unwanted doubleline-frequency ripple to an acceptable level. The additional output capacitance *Co.add* is calculated as:

$$
C_{o,add} = \frac{P_o}{\omega V_{o,avg}} \sqrt{1 - \left(1 - \frac{\Delta V_{o,avg}}{2V_{o,avg}}\right)^2 - 1}
$$
 (48)

where  $\Delta V_{o,new}$  is the acceptable double-line-frequency ripple after adding *Co.add*. *Vo.avg* is the average DC output voltage.

For the horizontal misalignment condition, to prevent the

switches from being broken by the overcurrent problem due to the unbalanced switch currents, the switch current rating should be designed and selected according to the maximum current stress. The RMS currents of *Q<sup>1</sup>* and *Q<sup>2</sup>* are denoted by *IQ.12.rms*. The RMS currents of *Q<sup>3</sup>* and *Q<sup>4</sup>* are denoted by *IQ.34.rms*. The RMS currents of *Q<sup>5</sup>* and *Q<sup>6</sup>* are denoted by *IQ.56.rms*. They can be calculated as:

$$
I_{Q.12,rms} = \sqrt{\frac{1}{2} \cdot \frac{1}{2\pi T_s} \int_0^{T_s} \left[ \int_0^{T_s} \left( i_m(\theta, t) - i_{s,a}(\theta) \right)^2 dt \right] d\theta}
$$
(49)

$$
I_{Q.34\text{rms}} = \sqrt{\frac{1}{2} \cdot \frac{1}{2\pi T_s}} \int_{0}^{\infty} \left[ \int_{0}^{1} (i_{rb}(\theta, t) - i_{sb}(\theta))^2 dt \right] d\theta \quad (50)
$$

$$
I_{Q.56,rms} = \sqrt{\frac{1}{2} \cdot \frac{1}{2\pi T_s}} \int_{0}^{2\pi} \left[ \int_{0}^{T_s} \left( i_{rc} \left( \theta, t \right) - i_{s.c} \left( \theta \right) \right)^2 dt \right] d\theta \quad (51)
$$

where  $i_{s.a}$ ,  $i_{s.b}$ , and  $i_{s.c}$  are obtained from (14). And  $i_{ra}$ ,  $i_{rb}$ , and  $i_{rc}$ are calculated as follows:

$$
i_{ra}(\theta, t) = \frac{2V_{bus}}{\pi} \frac{\sin(D_A \pi)}{|Z_{A,fs.}|} \cos(\omega_s t - \angle Z_{A,fs.})
$$
  
+ 
$$
\sum_{n=2}^{\infty} \frac{2V_{bus}}{n\pi} \frac{\sin(nD_A \pi)}{|Z_{A,fs.n}|} \cos(n\omega_s t - \angle Z_{A,fs.n})
$$
  

$$
i_{\perp}(\theta, t) = \frac{2V_{bus}}{n\pi} \frac{\sin(D_B \pi)}{\cos(n\pi)} \cos(\omega_s t - \angle Z_{n,fs.n})
$$
 (52)

$$
i_{rb}(\theta, t) = \frac{2V_{bus}}{\pi} \frac{\sin(D_B \pi)}{|Z_{B,fs.1}|} \cos(\omega_s t - \angle Z_{B,fs.1})
$$
  
+
$$
\sum_{n=2}^{\infty} \frac{2V_{bus}}{n\pi} \frac{\sin(nD_B \pi)}{|Z_{B,fs.n}|} \cos(n\omega_s t - \angle Z_{B,fs.n})
$$
  

$$
i_{rc}(\theta, t) = \frac{2V_{bus}}{\pi} \frac{\sin(D_c \pi)}{|Z_{C,fs.1}|} \cos(\omega_s t - \angle Z_{C,fs.1})
$$
  
+
$$
\sum_{n=2}^{\infty} \frac{2V_{bus}}{n\pi} \frac{\sin(nD_c \pi)}{|Z_{C,fs.n}|} \cos(n\omega_s t - \angle Z_{C,fs.n})
$$
(54)

 $Z_{A,fs.1}$ ,  $Z_{B,fs.1}$ , and  $Z_{C,fs.1}$  can be calculated from (9) – (11). The compensation parameters and self-inductances of the transmitter coils, as well as their mutual inductances, are also designed identically as (20). *ZA.fs.n*, *ZB.fs.n*, and *ZC.fs.n* can be calculated as:

 $n=2$  *iiii*  $\left| \frac{L}{C_{\cdot}fs.n} \right|$ 

$$
Z_{A,\beta,n} = Z_{B,\beta,n} = Z_{C,\beta,n} = j \cdot \left( n \omega_s L_r - \frac{1}{n \omega_s C_r} \right), n = 2,3,4,5,\dots (55)
$$

#### **REFERENCES**

- [1] Y. Jang and M. M. Jovanovic, "A contactless electrical energy transmission system for portable-telephone battery chargers," *IEEE Trans. Ind. Electron.*, vol. 50, no. 3, pp. 520–527, Mar. 2003.
- [2] Y. Li, J. Hu, X. Li, H. Wang and K. W. E. Cheng, "Cost-effective and compact multistring LED driver based on a three-coil wireless power transfer system," *IEEE Trans. on Power Electron.*, vol. 34, no. 8, pp. 7156-7160, Aug. 2019.
- [3] X. Qu, W. Zhang, S. Wong and C. K. Tse, "Design of a current-sourceoutput inductive power transfer LED lighting system," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 3, no. 1, pp. 306-314, March 2015.
- [4] Y. Wang and D. Ma, "Design of integrated dual-loop Δ−Σ modulated switching power converter for adaptive wireless powering in biomedical implants," *IEEE Trans. Ind. Electron.*, vol. 58, no. 9, pp. 4241–4249, Sep. 2011.
- [5] D. Ahn and S. Hong, "Wireless power transmission with self-regulated output voltage for biomedical implant," *IEEE Trans. Ind. Electron.*, vol. 61, no. 5, pp. 2225–2235, May 2014.
- [6] M. R. Basar, M. Y. Ahmad, J. Cho and F. Ibrahim, "An improved wearable resonant wireless power transfer system for biomedical capsule endoscope," *IEEE Trans. Ind. Electron.*, vol. 65, no. 10, pp. 7772-7781, Oct. 2018.
- [7] S. Li and C.C. Mi, "Wireless power transfer for electric vehicle applications," *IEEE J. Emerg. Sel. Topics Power Electron.*, Vol. PP, pp. 1, Apr. 2014.
- [8] J. M. González-González, A. Triviño-Cabrera and J. A. Aguado, "Model predictive control to maximize the efficiency in EV wireless chargers," *IEEE Trans. Ind. Electron.*, vol. 69, no. 2, pp. 1244-1253, Feb. 2022.
- [9] B. Zhang et al., "Triple-coil-structure-based coil positioning system for wireless EV charger," *IEEE Trans. Power Electron.*, vol. 36, no. 12, pp. 13515-13525, Dec. 2021.
- [10] J. Deng et al., "Frequency and parameter combined tuning method of LCC-LCC compensated resonant converter with wide coupling variation for EV wireless charger," *IEEE J. Emerg. Sel. Topics Power Electron.,*  vol. 10, no. 1, pp. 956-968, Feb. 2022.
- [11] A. Ramezani and M. Narimani, "Optimal design of fully integrated magnetic structure for wireless charging of electric vehicles," *IEEE Trans. Transp. Electrific.*, vol. 7, no. 4, pp. 2114-2127, Dec. 2021.
- [12] C. S. Wong, Y. P. Chan, L. Cao, L. Wang, K. H. Loo and M. C. Wong, "A single-stage dynamically compensated IPT converter with unity power factor and constant output voltage under varying coupling condition," *IEEE Trans. Power Electron.*, vol. 35, no. 10, pp. 10121-10136, Oct. 2020.
- [13] K. Li, S. -C. Tan and R. S. Y. Hui, "Low-cost single-switch bidirectional wireless power transceiver for peer-to-peer charging," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 9, no. 3, pp. 3781-3790, June 2021.
- [14] C. S. Wong, M. -C. Wong, L. Cao and K. H. Loo, "Design of highefficiency inductive charging system with load-independent output voltage and current tolerant of varying coupling condition," *IEEE Trans. Power Electron.*, vol. 36, no. 12, pp. 13546-13561, Dec. 2021.
- [15] L. Junwei, C. Y. Chung and H. L. Chan, "Design and implementation of high power closed-loop AC-DC resonant converter for wireless power transfer," *2014 IEEE 15th Workshop on Control and Modeling for Power Electronics (COMPEL)*, 2014, pp. 1-8.
- [16] F. Xu, S. -C. Wong and C. K. Tse, "Overall loss compensation and optimization control in single-stage inductive power transfer converter delivering constant power," *IEEE Trans. Power Electron.*, vol. 37, no. 1, pp. 1146-1158, Jan. 2022.
- [17] J. Zhang, J. Zhao, Y. Zhang and F. Deng, "A wireless power transfer system with dual switch-controlled capacitors for efficiency optimization," *IEEE Trans. Power Electron.*, vol. 35, no. 6, pp. 6091- 6101, June 2020.
- [18] R. Mai, Y. Liu, Y. Li, P. Yue, G. Cao and Z. He, "An active-rectifierbased maximum efficiency tracking method using an additional measurement coil for wireless power transfer," *IEEE Trans. Power Electron.*, vol. 33, no. 1, pp. 716-728, Jan. 2018.
- [19] H. Li, J. Li, K. Wang, W. Chen and X. Yang, "A maximum efficiency point tracking control scheme for wireless power transfer systems using magnetic resonant coupling," *IEEE Trans. Power Electron.*, vol. 30, no. 7, pp. 3998-4008, July 2015.
- [20] J. Liu, G. Wang, G. Xu, J. Peng and H. Jiang, "A parameter identification approach with primary-side measurement for DC–DC wireless-powertransfer converters with different resonant tank topologies," *IEEE Trans. Transp. Electrific.*, vol. 7, no. 3, pp. 1219-1235, Sept. 2021.
- [21] Y. Su, L. Chen, X. Wu, A. P. Hu, C. Tang and X. Dai, "Load and mutual inductance identification from the primary side of inductive power transfer system with parallel-tuned secondary power pickup," *IEEE Trans. Power Electron.*, vol. 33, no. 11, pp. 9952-9962, Nov. 2018.
- [22] J. J. Casanova, Z. N. Low, and J. Lin, "A loosely coupled planar wireless power system for multiple receivers," *IEEE Trans. Ind. Electron.*, vol. 56, no. 8, pp. 3060–3068, Aug. 2009.
- [23] S. C. Moon, B. C. Kim, S. Y. Cho, C. H. Ahn, and G. W. Moon, "Analysis and design of a wireless power transfer system with an intermediate coil for high efficiency," *IEEE Trans. Ind. Electron.*, vol. 61, no. 11, pp. 5861– 5870, Nov 2014.
- [24] Z. Yan et al., "Efficiency improvement of wireless power transfer based on multitransmitter system," *IEEE Trans. Power Electron.*, vol. 35, no. 9, pp. 9011-9023, Sept. 2020.
- [25] M. Mohammad et al., "Bidirectional LCC–LCC-compensated 20-kW wireless power transfer system for medium-duty vehicle charging," *IEEE Trans. Transp. Electrific.*, vol. 7, no. 3, pp. 1205-1218, Sept. 2021.
- [26] N. Xuan Bac, D. M. Vilathgamuwa and U. K. Madawala, "A SiC-based matrix converter topology for inductive power transfer system," *IEEE Trans. Power Electron.*, vol. 29, no. 8, pp. 4029-4038, Aug. 2014.
- [27] L. Guan, Z. Wang, P. Liu and J. Wu, "A three-phase to single-phase matrix converter for bidirectional wireless power transfer system," *IECON 2019 - 45th Annual Conference of the IEEE Industrial Electronics Society*, 2019, pp. 4451-4456.
- [28] M. Moghaddami, A. Anzalchi and A. I. Sarwat, "Single-stage three-phase AC-AC matrix converter for inductive power transfer systems," in *IEEE Trans. Ind. Electron.*, vol. 63, no. 10, pp. 6613-6622, Oct. 2016.
- [29] J. Liu, W. Xu, K. W. Chan, M. Liu, X. Zhang and N. H. L. Chan, "A threephase single-stage AC–DC wireless-power-transfer converter with power factor correction and bus voltage control," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 8, no. 2, pp. 1782-1800, June 2020.
- [30] H. L. Li, A. P. Hu and G. A. Covic, "A direct AC-AC converter for inductive power-transfer systems," *IEEE Trans. Power Electron.*, vol. 27, no. 2, pp. 661-668, Feb. 2012.
- [31] M. Moghaddami and A. I. Sarwat, "Single-phase soft-switched AC–AC matrix converter with power controller for bidirectional inductive power transfer systems," *IEEE Trans. Ind. Appl.*, vol. 54, no. 4, pp. 3760-3770, July-Aug. 2018.
- [32] S. Samanta and A. K. Rathore, "A new inductive power transfer topology using direct AC–AC converter with active source current waveshaping, *IEEE Trans. Power Electron.*, vol. 33, no. 7, pp. 5565-5577, July 2018.
- [33] J. Liu, K. W. Chan, C. Y. Chung, N. H. L. Chan, M. Liu and W. Xu, "Single-stage wireless-power-transfer resonant converter with boost bridgeless power-factor-correction rectifier," *IEEE Trans. Ind. Electron.*, vol. 65, no. 3, pp. 2145-2155, March 2018.
- [34] J. Liu, F. Xu, C. Sun and K. H. Loo, "A Compact Single-Phase AC–DC Wireless Power Transfer Converter With Active Power Factor Correction," in *IEEE Transactions on Industrial Electronics*, vol. 70, no. 4, pp. 3685-3696, April 2023.
- [35] J. Liu, F. Xu, C. Sun and K. H. Loo, "A soft-switched power-factorcorrected single-phase bidirectional AC–DC wireless power transfer converter with an integrated power stage," *IEEE Trans. Power Electron.*, vol. 37, no. 8, pp. 10029-10044, Aug. 2022.
- [36] M. Liserre, F. Blaabjerg and S. Hansen, "Design and control of an LCLfilter-based three-phase active rectifier," *IEEE Trans. Ind. Appl.*, vol. 41, no. 5, pp. 1281-1291, Sept.-Oct. 2005.
- [37] L. Huber, M. Kumar and M. M. Jovanović, "Performance comparison of three-step and six-step PWM in average-current-controlled three-phase six-switch boost PFC rectifier," *IEEE Trans. Power Electron.*, vol. 31, no. 10, pp. 7264-7272, Oct. 2016.
- [38] J. Minibock and J. W. Kolar, "Novel concept for mains voltage proportional input current shaping of a VIENNA rectifier eliminating controller multipliers," *IEEE Trans. Ind. Electron.*, vol. 52, no. 1, pp. 162- 170, Feb. 2005.
- [39] M. Hartmann, S. D. Round, H. Ertl and J. W. Kolar, "Digital current controller for a 1 MHz, 10 kW three-phase VIENNA rectifier," *IEEE Trans. Power Electron.*, vol. 24, no. 11, pp. 2496-2508, Nov. 2009.
- [40] L. Schrittwieser, M. Leibl, M. Haider, F. Thöny, J. W. Kolar and T. B. Soeiro, "99.3% efficient three-phase Buck-type All-SiC SWISS rectifier for DC distribution systems," *IEEE Trans. Power Electron.*, vol. 34, no. 1, pp. 126-140, Jan. 2019.
- [41] Y. Jang and M. M. Jovanović, "The Taipei rectifier A new three-phase two-switch ZVS PFC DCM boost rectifier," in *IEEE Trans. Power Electron.*, vol. 28, no. 2, pp. 686-694, Feb. 2013.
- [42] K. Yao, Q. Meng, Y. Bo and W. Hu, "Three-phase single-switch DCM boost PFC converter with optimum utilization control of switching cycles," *IEEE Trans. Ind. Electron.*, vol. 63, no. 1, pp. 60-70, Jan. 2016.
- [43] P. J. Grbovic, P. Delarue and P. Le Moigne, "A novel three-phase diode boost rectifier using hybrid half-DC-bus-voltage rated boost converter," *IEEE Trans. Ind. Electron.*, vol. 58, no. 4, pp. 1316-1329, Apr. 2011.
- [44] V. F. Pires and J. F. A. Silva, "Single-stage three-phase buck-boost type AC-DC converter with high power factor," *IEEE Trans. Power Electron.*, vol. 16, no. 6, pp. 784-793, Nov. 2001.
- [45] T. Nussbaumer, K. Raggl, and J. W. Kolar, " Design guidelines for interleaved single-phase boost PFC circuits," *IEEE Trans. Ind. Electron.*, vol. 56, no. 7, pp. 2559–2573, Jul. 2009.
- [46] C. P. Steinmetz, "On the law of hysteresis," *Proc. IEEE*, vol. 72, pp. 196– 221, Feb. 1984.
- [47] H. Wang and K. W. E. Cheng, "A Dual-Receiver Inductive Charging System for Automated Guided Vehicles," in *IEEE Transactions on Magnetics*, vol. 58, no. 8, pp. 1-5, Aug. 2022.
- [48] K. Jalili and S. Bernet, "Design of LCL Filters of Active-Front-End Two-Level Voltage-Source Converters," *IEEE Trans. Ind. Electron.*, vol. 56, no. 5, pp. 1674-1689, May 2009.

# IEEE Transactions on Power Electronics 14

- [49] S. Ponnaluri and A. Brickwedde, "Generalized system design of active filters," *2001 IEEE 32nd Annual Power Electronics Specialists Conference (IEEE Cat. No.01CH37230)*, 2001, pp. 1414-1419 vol. 3.
- [50] X. Zhou, W. Sun, D. Gao, S. Lin, and Z. Hu, "Power factor correction method using three-phase single-switch circuit for wireless power transfer system," *Autom. Electric Power Syst.*, vol. 43, no. 2, pp. 137–142, Jan. 2019.
- [51] M. Bojarski, E. Asa, K. Colak, and D. Czarkowski, "A 25 kW industrial prototype wireless electric vehicle charger," in *Proc. IEEE Appl. Power Electron. Conf. Expo. (APEC)*, Long Beach, CA, USA, Mar. 2016, pp. 1756–1761.



**Junwei Liu** (Member, IEEE) received his B.Eng. degree in water conservancy and hydropower engineering from Huazhong University of Science and Technology, China, in 2012, and the Ph.D. degree in power electronics from the Department of Electrical Engineering, The Hong Kong Polytechnic University, Hong Kong, in 2018.

He is currently a Research Fellow with the Department of Electronic and Information Engineering, The Hong Kong Polytechnic University, Hong Kong. His research interests include wireless power transfer, power factor correction, and AC-DC single-stage topologies.



**C. S. Wong** (Member, IEEE) received the B.Eng. (Hons.) degree in electronic and information engineering and Ph.D. degree in power electronics from The Hong Kong Polytechnic University, Kowloon, Hong Kong, in 2013 and 2018, respectively. He was a visiting scholar at the School of Electrical, Electronic and Computer Engineering, University of Western

Australia from January 2017 to May 2017. From 2019 to 2020, he was a postdoctoral fellow at The State Key Laboratory of Internet of Things for Smart City, University of Macau, under the UM Macao Talent Program. Currently, he is with the Department of Electronic and Information Engineering, The Hong Kong Polytechnic University, under the Hong Kong RGC Postdoctoral Fellowship Scheme.

He serves as a reviewer for various international journals and conferences. His research interests include solid-state transformer, inductive power transfer, vehicle-to-grid (V2G), LED driver circuit design, power-factor-correction regulators, and resonant power conversion.



**Zilin Li** (Member, IEEE) received the B.S. degree from China Agricultural University, Beijing, China, in 2011, the M.S. degree from South China University of Technology, Guangzhou, China, in 2017, and the Ph.D. degree from The Hong Kong Polytechnic University, Hong Kong SAR, in 2022, all in electrical engineering.

He is now a post-doctoral fellow with the Department of

Electrical Engineering, The Hong Kong Polytechnic University. His research interests include power electronics, microgrids, and power electronic-based power systems.



**Xingyue Jiang** is currently working toward the Ph.D. degree in electronic and information engineering with The Hong Kong Polytechnic University, Hong Kong, China.

His current research interests include peer-to-peer energy trading, energy path planning, and energy internet.



**K. H. Loo** (Member, IEEE) received the B.Eng. (Hons.) and Ph.D. degrees in electronic engineering from the University of Sheffield, Sheffield, U.K., in 1999 and 2002, respectively.

From 2002 to 2004, he was in the Japan Society for the Promotion of Science Postdoctoral Fellow with Ehime University, Matsuyama, Japan. Since

2006, he has been with The Hong Kong Polytechnic University, Hong Kong, China, where he is currently an Associate Professor with the Department of Electronic and Information Engineering. His research interests include power electronics for renewable energy systems.

Dr. Loo has been an Associate Editor for the IEEE TRANSACTIONS ON ENERGY CONVERSION since 2013 and IEEE Open Journal of Circuits and Systems since 2019, and a Reviewer for various international journals and conferences. He is currently the Chair of the Power Electronics and Control Sub-Committee of the IEEE Technical Committee on Transportation Electrification.