#### MATERIALS SCIENCE

### Transferred metal gate to 2D semiconductors for sub-1 V operation and near ideal subthreshold slope

Jingli Wang<sup>1,2,3</sup>, Lejuan Cai<sup>1</sup>, Jiewei Chen<sup>1</sup>, Xuyun Guo<sup>1</sup>, Yuting Liu<sup>4</sup>, Zichao Ma<sup>4</sup>, Zhengdao Xie<sup>5</sup>, Hao Huang<sup>6,7</sup>, Mansun Chan<sup>4</sup>, Ye Zhu<sup>1</sup>, Lei Liao<sup>5</sup>, Qiming Shao<sup>4</sup>, Yang Chai<sup>1,3,8</sup>\*

Ultrathin two-dimensional (2D) semiconductors are regarded as a potential channel material for low-power transistors with small subthreshold swing and low leakage current. However, their dangling bond–free surface makes it extremely difficult to deposit gate dielectrics with high-quality interface in metal-oxide-semiconductor (MOS) field-effect transistors (FETs). Here, we demonstrate a low-temperature process to transfer metal gate to 2D MoS<sub>2</sub> for high-quality interface. By excluding extrinsic doping to MoS<sub>2</sub> and increasing contact distance, the high–barrier height Pt-MoS<sub>2</sub> Schottky junction replaces the commonly used MOS capacitor and eliminates the use of gate dielectrics. The MoS<sub>2</sub> transferred metal gate (TMG) FETs exhibit sub-1 V operation voltage and a subthreshold slope close to thermal limit (60 mV/dec), owing to intrinsically high junction capacitance and the high-quality interface. The TMG and back gate enable logic functions in a single transistor with small footprint.

**INTRODUCTION** 

Power-constraint application scenarios, e.g., the edge devices in Internet of Things, demand the electron devices with low-power devices (1–5). To meet these requirements, the field-effect transistors (FETs), the building block of integrated circuits, should have low operation voltage, small subthreshold slope (SS), and low leakage current. Ultrathin two-dimensional (2D) semiconductors, especially transition metal dichalcogenides (TMDs) with relatively large bandgap, have been shown with excellent electrostatic gate control for low-power electronics (6-11). The high-k dielectrics on 2D TMD FETs should be ultrathin and uniform and have weak interaction with TMDs to preserve their intrinsic properties. However, it has been proven a grand challenge to prepare high-k dielectrics on dangling bond-free surface of 2D TMDs because of the lack of nucleation sites (6, 12, 13).

To eliminate the use of high-k dielectrics in FETs, an alternative approach is to adopt junction capacitance in the gate terminals of FETs, e.g., the pn junction in junction FETs (JFETs) and Schottky junction in metal-semiconductor FETs (MESFETs), which usually have much larger capacitance than dielectric capacitance and show efficient electrostatic gate control (3, 14). The surface potential changes in JFETs and MESFETs are equal to the gate voltage (14–16). Compared with JFET, the MESFET has a simple structure and is relatively easy to fabricate. However, the Fermi level pinning and metal-induced gap states in the metal/TMD interface make it challenging to fabricate ideal Schottky junction (17–21).

\*Corresponding author. Email: ychai@polyu.edu.hk

The Authors, some rights reserved; exclusive licensee American Association for the Advancement of Science. No claim to original U.S. Government Works. Distributed under a Creative Commons Attribution NonCommercial License 4.0 (CC BY-NC).

Copyright © 2021

In this work, we design and fabricate transferred metal gate FETs (TMGFETs) based on a transferred Pt/MoS<sub>2</sub>. By using transfer metal gate and self-assembled layer (SAL), we achieve an ideal metal/MoS<sub>2</sub> Schottky junction. Our density functional theory (DFT) calculations reveal that the change of Schottky barrier height (SBH) is a result of the increased interfacial contact distance and reduced metal-induced gap state. Because of the optimized interface and efficient gate control, the TMGFET shows an SS approaching thermal limits of 60 mV/dec, negligible hysteresis, and ON/OFF ratio of  $10^6$  with low leakage current. We also demonstrate thickness-dependent logic functions (OR and AND) using TMG and back gate in a single transistor. Our study shows that 2D TMGFETs provide a design of simplified device structure for low-power electronics.

#### **RESULTS AND DISCUSSION**

Figure 1A depicts cross-sectional schematics of a top-gated 2D MoS<sub>2</sub> transistors with HfO<sub>2</sub> dielectrics. Cross-sectional transmission electron microscopy (TEM) image (Fig. 1B) shows the interface disorder between gate dielectrics and MoS<sub>2</sub> as well as the damages to the top layer of MoS<sub>2</sub>, which inevitably results from harsh dielectrics deposition process. These interface disorders act as charge traps and adversely affect the SS and hysteresis of the device (Fig. 1C). In addition, the carriers in top-gated FETs locate extremely close to the insulator/semiconductor interface. The interface disorders and traps strongly scatter the carrier transport and degrade the device performance (*12*, *13*, *22*). Figure S1 shows thickness-dependent electrical characteristics of the MoS<sub>2</sub> top-gated FETs with 15-nm-thick HfO<sub>2</sub> dielectrics grown by atomic layer deposition (ALD) process. The SS of the devices is larger than 100 mV/dec and shows large variation in the forward and reverse sweep.

For the  $MoS_2$  TMGFET, we choose Pt as the gate electrode because of its high work function of 5.6 eV, which facilities the formation of ideal Schottky barrier to n-type  $MoS_2$  (4, 23). To reduce the Fermi level pinning effect at the metal/semiconductor interface, researchers have attempted to weaken the interaction between the metal electrode and the semiconducting channel by adopting interfacial layer or van der Waals (vdW) contact (4, 7, 18, 21, 23). In this work, we adopt different methods to fabricate  $MoS_2/Pt$  Schottky

<sup>&</sup>lt;sup>1</sup>Department of Applied Physics, The Hong Kong Polytechnic University, Hung Hom, Kowloon, Hong Kong, P. R. China. <sup>2</sup>Frontier Institute of Chip and System, Fudan University, Shanghai, P. R. China. <sup>3</sup>The Hong Kong Polytechnic University Shenzhen Research Institute, Shenzhen 518057 P. R. China. <sup>4</sup>Department of Electronic and Computer Engineering, Hong Kong University of Science and Technology, Clear Water Bay, Kowloon, Hong Kong, P. R. China. <sup>5</sup>School of Physics and Electronics, Hunan University, Changsha, Hunan, P. R. China. <sup>6</sup>Department of Physics and Key Laboratory of Artificial Micro- and Nano-structures of Ministry of Education, Wuhan University, Wuhan 430072, China. <sup>7</sup>Guangxi Key Laboratory of Processing for Non-ferrous Metals and Featured Materials, School of Resources, Environment and Materials, Guangxi University, Nanning 530004, China. <sup>8</sup>Research Institute of Intelligent Wearable Systems, The Hong Kong Polytechnic University, Hung Hom, Kowloon, Hong Kong, P. R. China.



**Fig. 1. Comparison of top-gated MOSFET and TMGFET. (A)** Schematic device structure of top-gated MOSFETs. The gate dielectric is HfO<sub>2</sub> grown by atomic layer deposition (ALD). (**B**) Cross-sectional transmission electron microscopy (TEM) image of the interface between the MoS<sub>2</sub> and HfO<sub>2</sub> of the MoS<sub>2</sub> MOSFET. (**C**) Cross-sectional representation of scatterings and traps in top-gated MoS<sub>2</sub> MOSFET. (**D**) Device structure of the TMGFET with TMG electrode. (**E**) Cross-sectional TEM image of the interface between the MoS<sub>2</sub> and Pt of the MoS<sub>2</sub> TMGFET. (**F**) Cross-sectional representation of gap states in MoS<sub>2</sub> TMGFET. (**G**) Device structure of the MoS<sub>2</sub> TMGFET with SAL. (**H**) Cross-sectional TEM image and (**I**) schematic illustration of the interface between the MoS<sub>2</sub> and Pt of the MoS<sub>2</sub> TMGFET with SAL.

junction for comparison, including electron beam evaporation and transferred metal electrode method with and without SAL.

Figure 1D is the cross-sectional schematic of a MoS<sub>2</sub>TMGFET with the transferred Pt electrode. The detailed fabrication process is described in Materials and Methods and fig. S2. Benefiting from the mild transfer method of the gate electrode, the MoS<sub>2</sub> channel shows negligible defects (Fig. 1E). The semiconducting channel in MoS<sub>2</sub> TMGFET configuration is away from the metal/MoS<sub>2</sub> interface (Fig. 1F). The carrier in MoS<sub>2</sub> channel suffers from less scattering from the metal/semiconductor interface, which allows to retain the intrinsic mobility of MoS<sub>2</sub>.

For the  $MoS_2$  TMGFETs with interfacial layer, we insert a SAL at the Pt/MoS<sub>2</sub> interface to unpinning the Fermi level. The detailed fabrication process is schematically illustrated in fig. S3. Figure 1 (G and H) is the cross-sectional schematic and the TEM image at the interface of the Pt/SAL/MoS<sub>2</sub> interface, respectively. Similar to the Pt/MoS<sub>2</sub>, the Pt/SAL/MoS<sub>2</sub> still retains the intact characteristics of  $MoS_2$  layer without any damage. The SAL uniformly distributed between Pt and  $MoS_2$  with a thickness of 1.5 nm. Figures S4 and S5 show the high-angle annular dark-field scanning transmission electron microscopy (STEM) image of the Pt/MoS<sub>2</sub> and Pt/SAL/MoS<sub>2</sub>, respectively. We characterize the surface of the samples using atomic force microscopy (AFM) (fig. S6). It is noteworthy that the SAL only exists on the surface of  $MoS_2$  and shows absence on the surface of SiO<sub>2</sub>, which is possibly a result of the binding energy between the organic layer and the  $MoS_2$  (6).

We perform temperature-dependent measurement to investigate the SBH of the Pt/MoS<sub>2</sub> and Pt/SAL/MoS<sub>2</sub> (fig. S7). The SBH is extracted by using the 2D thermionic emission equation and an Arrhenius plot (19). Figure 2 (A to C) presents the SBH of these devices with different contact configurations, including evaporated Pt electrodes and transferred Pt electrodes with and without SAL. The



**Fig. 2. Schottky barrier of the Pt-MoS<sub>2</sub> contact. (A** to **C**) The extraction of effective electron SBH of MoS<sub>2</sub>/Pt junction with different contact electrodes, including evaporated Pt, transferred Pt without SAL, and transferred Pt with SAL. (**D** to **F**) The calculated DOS of the interface between Pt and MoS<sub>2</sub> with close contact model of evaporated Pt. The MoS<sub>2</sub> layer number is set to be three layers. (**G**) Side view of the MoS<sub>2</sub>/Pt structure. The left image is close contact model for the evaporated Pt, the middle is the transferred Pt contact model, and the right one is non-close contact model for the transferred Pt with SAL. (**H**) Calculated SBH with different contact distance from 0.52 to 1.12 nm, showing a clear transition from n-type to p-type SBH with the increase of contact distance.

Fermi level of evaporated Pt contact lies close to the conduction band of MoS<sub>2</sub>, exhibiting SBH of 62 meV. For the transferred Pt/ MoS<sub>2</sub>, because of minimized disorder and weak interaction at the interface, the Fermi level lies close to the valence band with SBH of 147 meV. For the transferred Pt/SAL/MoS<sub>2</sub>, the SAL separates the metal and MoS<sub>2</sub>, reduces the metal-induced gap states, and increases the SBH (261 meV), which enables highly efficient gate control and suppresses the leakage current (24). The MoS<sub>2</sub>/SiO<sub>2</sub> interface is rich with trap states and can dope the MoS<sub>2</sub> channel, thus affecting the SBH between the top metal electrode and MoS<sub>2</sub> (19, 25). To eliminate this extrinsic factor, we adopt hexamethyldisilazane as a passivation layer of SiO<sub>2</sub> to reduce the substrate doping effect (fig. S8).

Furthermore, we construct the  $Pt/MoS_2$  contact model with chemical bonding and different contact distances to understand the fundamentals of the interface. Through DFT calculations, we can determine the density of state (DOS) at the interface caused by the interfacial layer (Fig. 2, D to F) (20). For the evaporated contact, the interlayer distance between Pt atom and  $MoS_2$  is 2.7 Å after the relaxation, in which they form covalent bonding at the interface

(Fig. 2G). The  $E_{\rm F}$  of the evaporated Pt contact electrode lies in the middle of the MoS<sub>2</sub> bandgap (Fig. 2D). Owing to the decay of metal wave function that penetrates to the semiconductor with nanometer depth, metal-induced gap states form in the forbidden band of MoS<sub>2</sub>, thus reducing the barrier for electrons (*17*, *26*). The first layer of MoS<sub>2</sub> is metallized under the contact electrode, leading to the Fermi level pinned close to the conduction band of MoS<sub>2</sub> (*19*, *26*).

For the transferred Pt/MoS<sub>2</sub> contact model, the interlayer distances are fixed from 5.2 to 9.2 Å; and for the transferred Pt/SAL/ MoS<sub>2</sub> model, the interlayer distance is relatively large (11.2 Å) according to the TEM characterization results (Fig. 1H). Figure 2 (E to F) shows the corresponding DOS of the transferred metal contact with and without SAL. In contrast with the direct contact model, almost no metal-induced gap states exist in the bandgap in both cases. For the Pt/MoS<sub>2</sub> contact model with the interlayer distance of 5.2 Å, the Fermi level lies close to the valence band of MoS<sub>2</sub> (Fig. 2E). For the Pt/SAL/MoS<sub>2</sub> model with the interlayer distance of 11.2 Å, the Fermi level lies close to the valence band of MoS<sub>2</sub> (Fig. 2F). Figure S9 presents the DOS of the junction with the interlayer distances of 7.2 and 9.2 Å. The Schottky barrier can be obtained by measuring the energy difference between the Fermi level ( $E_F$ ) and the original conduction band minimum ( $E_C$ ) or valence band maximum ( $E_V$ ). Figure 2H is the SBH corresponding to the distance between the Pt and the MoS<sub>2</sub>. With the increase of interlayer distance, the Fermi level shifts from  $E_C$  close to  $E_V$ .

Figure 3A shows representative optical and AFM image of the MoS<sub>2</sub> TMGFET. The source/drain (S/D) electrodes are transferred Ag electrode, and the gate stack is transferred Pt/SAL/MoS<sub>2</sub>. For comparison, we also fabricate MoS2 TMGFET without SAL. Ag has relatively low work function and can form ohmic contact to MoS<sub>2</sub>. Therefore, the Pt gate and Ag source electrode with MoS<sub>2</sub> act as asymmetric contact diode. The Pt/SAL/MoS<sub>2</sub> junction shows an ideality factor  $\eta$  of 1.18, and the Pt/MoS<sub>2</sub> shows an ideality factor  $\eta$ of 1.83 (Fig. 3B), suggesting high interfacial quality of the interface. Considering the lower ideality factor and current, we choose Pt/ SAL/MoS<sub>2</sub> as the gate stack. Figure 3C shows the MoS<sub>2</sub> thicknessdependent transfer characteristics of TMGFETs. For the device with monolayer MoS<sub>2</sub>, it exhibits enhanced mode with an ON/OFF ratio of about 10<sup>3</sup>; for the device with 8.1 nm thickness, the ON/ OFF ratio is about  $10^6$ . The V<sub>th</sub> shift from 0.04 to -0.21 V with thickness increase from 0.9 to 8.1 nm. Thicker MoS<sub>2</sub> requires higher voltage to deplete the channel region and shifts the threshold voltage to the negative side.

Figure 3D presents the corresponding SS as a function of drain current. All the devices show SS close to thermal limits (60 mV/dec), which is much smaller than the top-gated MOSFET (>100 mV/dec). Benefiting from the small hysteresis, the SS for the forward and reverse sweep almost overlap in the subthreshold region. The clean interface in TMGFETs minimizes the trapping states and allows an ideal SS. In comparison with the JFET made with metallic 2D materials, the carrier concentration and conductivity of the metal

electrode are much higher. The gate voltage applied to the electrode fully drops in the metal/semiconductor junction, in which any variation in gate potential is completely transferred to channel. The perfect interface, together with the high gate controllability, ensure that the SS is approaching the thermal limits.

Similar to conventional MOSFET, the transconductance can be used to extract the effective filed-effect mobility (14). The mobility of the TMGFET can be expressed according to Eq. 1

$$\mu = \frac{LG_{\max}}{WtqN_{d}} \tag{1}$$

where *L*, *W*, and *t* are the channel length, gate width, and thickness of channel, respectively.  $G_{\text{max}}$  is the max transconductance, *q* is electron charge, and  $N_{\text{d}}$  is the carrier concentration. The  $N_{\text{d}}$  can be estimated by electron carrier density at zero gate voltage by Hall measurement (fig. S10)

$$N_{\rm d} = \frac{-HI}{V_{\rm H}qt} \tag{2}$$

where *H* is the magnetic field, *I* is the current, and  $V_{\rm H}$  is the Hall voltage. The highest effective field-effect mobility of the TMGFET is extracted as 106.1 cm<sup>-2</sup>/V·s. The high-quality Pt/SAL/MoS<sub>2</sub> interface helps to reduce the scattering at the interface and retains the intrinsically high mobility of MoS<sub>2</sub>. Thickness-dependent field-effect mobilities of top-gated MoS<sub>2</sub> FETs are given in fig. S1, ranging from 4.9 to 33. 8 cm<sup>-2</sup>/V·s, which is much smaller than the mobility of TMGFET. Figure 3E is the temperature-dependent transfer characteristics of TMGFET. The transconductance  $G_{\rm m}$  and gate leakage current are given in fig. S11. We measured the carrier density of MoS<sub>2</sub>



Fig. 3. Electrical characteristics of the MoS<sub>2</sub> TMGFET. (A) Optical and AFM image of the MoS<sub>2</sub> TMGFET. (B) Semilog plot of *I-V* curve of Schottky diode. (C) Thicknessdependent transfer characteristics of the MoS<sub>2</sub> TMGFET. (D) Corresponding SS for three devices with different thickness at *V*<sub>ds</sub> of 1 V. (E) Temperature-dependent transfer characteristics of the TMGFET. (F) Output characteristics of the MoS<sub>2</sub> TMGFET.

from 300 to 360 K, and the corresponding mobilities of TMGFETs are 89.4, 186.1, 170.1, and 287.4 cm<sup>2</sup>/ V·s under 300, 320, 340, and 360 K, respectively. The carrier of TMGFET is away from the top surface, thus reducing the surface phonon scattering. The Coulomb scattering reduces with temperature and results in high mobility (1).

Figure 3F shows the output characteristics of TMGFETs. The device shows linear behavior at the small  $V_d$  region, indicating ohmic contact of the Ag/MoS<sub>2</sub>. The output current easily saturates at various gate voltages and shows the highest output current of 3.9  $\mu$ A/ $\mu$ m with the highest drain voltage of 2 V.

For the TMGFETs with Ag S/D electrodes, the contact between Ag and the top layer MoS<sub>2</sub> is ohmic. When positive voltage is applied to the gate electrode, there will be leakage current from the source to the gate electrode. To reduce the surface leakage of the TMGFET, we use the Au S/D electrode to construct Schottky contact (Fig. 4A). Compared with the Ag contact, a small Schottky barrier forms at the Au/top MoS<sub>2</sub> interface. When positive voltage is applied to the gate electrode, the Au/top MoS<sub>2</sub> acts as a reverse biased Schottky diode and decreases the surface leakage current. Figure 4B shows transfer characteristics of the Au S/D TMGFETs with different thicknesses. Although the ON-state current is much smaller compared with

the Ag contact one, both OFF-state current and gate leakage show notable reduction. Figure 4C is the output characteristics with the Au S/D electrode, exhibiting much smaller output current compared with the Ag contact.

To increase the current density of the device with Au contact, we use a self-aligned surface doping method to increase the carrier concentration and reduce the access resistance. After completing the fabrication process of the TMGFETs with Au contact, polyvinyl alcohol (PVA) is spin-coated onto the device, acting as n-type dopant to increase the conductivity of  $MoS_2$  (27). Figure S12 shows the n-type doping effect of back-gated MoS<sub>2</sub> FET with the use of the PVA. Figure 4D illustrates the schematic image of MoS<sub>2</sub> TMGFET with self-aligned doping and Au S/D. The PVA increases the carrier concentration in MoS<sub>2</sub> because of charge transfer. Even the carrier density of MoS<sub>2</sub> close to the contact region increases, the Schottky barrier at the Au/top MoS<sub>2</sub> still acts as a reverse diode to reduce the surface leakage. Figure 4E shows the double sweep transfer characteristics of the TMGFETs before and after the PVA doping. With the reduced contact resistance, the ON-state current shows notable improvement of over 2 decades from 7.4  $\times$   $10^{-9}$  to 1.11  $\times$   $10^{-6}$ A. The turn-on voltage shifts to the negative direction.



Fig. 4. Electrical characteristics of the optimized MoS<sub>2</sub> TMGFET. (A) Schematic illustration and (B) Transfer characteristics of MoS<sub>2</sub> TMGFET and Au S/D electrodes. (C) Output characteristics of MoS<sub>2</sub> TMGFET with Au S/D electrodes. (D) Schematic illustration of MoS<sub>2</sub> TMGFET with Au S/D electrodes and self-aligned doping. (E) Transfer characteristics for MoS<sub>2</sub> TMGFET before and after self-aligned doping. (F) Transfer characteristics of the doped TMGFET under different gate bias. (G) Hysteresis and SS of the doped TMGFET. (H) Mobility of the TMGFET with different film thicknesses. (I) Output characteristics for doped MoS<sub>2</sub> TMGFET in Fig. 1E.

#### SCIENCE ADVANCES | RESEARCH ARTICLE

Figure 4F shows the transfer characteristics and gate leakage under different  $V_d$ . The transistor switches ON at -0.6 V. The gate leakage exhibits negligible increment at  $V_d = 0.1$  V, which is caused by the reduced reverse voltage with lower  $V_d$ . The device shows negligible hysteresis of 6 mV, and the SS approaches the thermal limits of 60 mV/dec in almost all the subthreshold region (Fig. 4G). We also investigate the effect of MoS<sub>2</sub> thickness on device SS (Fig. 4H). The device with MoS<sub>2</sub> thickness less than 9 nm shows a stable SS below 70 mV/dec. Figure 4I is the output characteristic of the device in Fig. 4D. Compared to the Au S/D one without doping, the output current increased by over 20 times to  $1.5 \,\mu$ A/ $\mu$ m. The Schottky barrier at the Au/MoS<sub>2</sub> interface still retains after the doping process, showing nonlinear characteristics at the low  $V_d$  region. We summarize the key parameters compared with previous 2D JFET, as shown in table S1.

Figure 5A shows transfer curves of TMGFET with different back-gated voltages of -20, 0, and 20 V. The SS under different back gate bias is given in fig. S13. The bottom gate voltage can be further reduced with gate dielectric layer with high capacitance. Figure S14 shows the transfer characteristics with 5/70 nm Al<sub>2</sub>O<sub>3</sub>/Polymethyl methacrylate (PMMA) gate dielectric layer, in which the back-gated voltage can be reduced to  $\pm 2$  V. The turn-off voltage shifts to the negative direction when positive back-gated voltage (+20 V) is



**Fig. 5. Double-gate logic operation with the TMGFET. (A)** Demonstration of the OR and AND logic operations. The  $V_{ds}$  is 1 V. The thickness of the device for the red line is 11.5 nm, and the thickness for the blue line is 3.4 nm. When the thickness of the channel material is decreased, the output logic changes from OR to AND. (**B**) Thickness-dependent semilog plot of the transfer curves of the MoS<sub>2</sub> TMGFET with different IN A corresponding to (A). The  $V_{ds}$  is 1 V. (**C**) Operation of the logic OR with different IN A and IN B. (**D**) Operation of the logic AND. (**E**) Schematics of thickness-dependent depletion region of MoS<sub>2</sub> TMGFETs under the operation of double gate.

applied. When the back-gated voltage changes from -20 to 20 V, the OFF-state current for the thick sample (11.5 nm thickness, red curve) increase from  $3.3 \times 10^{-12}$  to  $8.0 \times 10^{-10}$  A; for the thin sample (3.4 nm thickness, blue curve), the OFF-state current remains almost unchanged. At the same time, the ON-state current for the thick sample increases from  $6.7 \times 10^{-7}$  to  $1.7 \times 10^{-6}$  A; for the thin sample, its On-state current increases from  $1.7 \times 10^{-11}$  to  $3.2 \times 10^{-8}$  A. These thickness-dependent characteristics are resulted from the fact that the TMG electrostatic control is limited by Deybe length from top surface (14). By coupling with back gate from bottom surface of MoS<sub>2</sub>, it allows more efficiently electrostatic gate control and even logic computing functions within one single transistor.

We can denote the top TMG voltage as IN A and back-gated voltage as IN B. The high- and low-output current are defined as OUT 1 and OUT 0, respectively. The thickness-dependent responses enable different logic operations. Figure 5B is a demonstration of OR and AND logic with a single transistor. The input signals of the IN A and IN B are shown in the above panel. The thick sample (11.5 nm) exhibits OR function, while the thin (3.4 nm) sample shows a AND function. Figure 5 (C and D) is the graphical demonstration of the OR and AND logic operation, where red and blue represent the ON and OFF states, respectively.

Figure 5E compares the device working mechanisms of the logic operation. When negative back gate voltage is applied to the thin device, the back gate almost depletes the entire channel regardless of the top gate voltage. For the thick device, the top gate can still tune the depletion region to control the conductivity. When positive back gate voltage is applied to the thin device, the top gate can modulate the depletion region. However, the depletion region of the thick device cannot cut off the accumulation layer away from the Debye length, thus making the device conductive regardless of the top gate voltage.

In summary, we develop a fabrication process by transferring metal gate electrodes to 2D semiconducting channel, which eliminates the use of vacuum and high-temperature process typically for preparing FETs. We also design and adopt a SAL to optimize the TMG/MoS<sub>2</sub> interface. Our experimental results and DFT calculation verify that the increase of the contact distance can reduce Fermi level pinning and metal-induced gap state. The TMGFETs show the SS approaching the thermal limit, high ON/OFF ratio, and low gate leakage current. Furthermore, double-gate configuration enables the logic functions with small footprint. These studies show that TMGFETs are promising candidates for low-power electronic applications with a simple fabrication method.

#### **MATERIALS AND METHODS**

#### Device fabrication and electrical measurement

For the top-gated  $MoS_2 MOSFET$  devices, 2D  $MoS_2$  flakes were mechanically exfoliated onto top of highly doped Si wafer with 300-nmthick SiO<sub>2</sub>. PMMA was used as the resist layers, and after the development of the patterns, the Cr/Au electrode was deposited by the thermal deposition. After the deposition, we used acetone to lift-off the patterns. ALD was used to deposit HfO<sub>2</sub> film on MoS<sub>2</sub> at 95°C. We use tetrakis (dimethylamido) hafnium as Hf source and H<sub>2</sub>O as oxidant. The gate electrodes were deposited through electron beam lithography and lift-off processes.

For the  $MoS_2$  TMGFETs, electrodes were prefabricated on a Si substrate using standard photolithography and electron beam

deposition. Transfer method was applied to fabricate the vdW contact to 2D materials. Detailed methods are described in figs. S2 and S3. Note that the  $SiO_2$  treatment to reduce the substrate doping effect is of great importance.

Electrical characteristics of fabricated FETs were measured with the Lake Shore TTPX Probe Station and Keithley 4200 Semiconductor Characterization System (SCS) under  $10^{-4}$  torr. For the PVA-doped devices, 4% PVA was spin-coated onto the TMGFETs with 2000 rpm for 30 s and baked under 90°C for 30 min under  $10^{-2}$  torr. For the logic devices, the AND logic device uses the Ag/Au S/D electrode for higher On-state current and the OR logic devices uses the Au S/D electrode to reduce the OFF-state current.

#### Cross-sectional TEM sample preparation and characterization

A MultiBeam SEM-FIB system (JIB-4501, JEOL) was used for the cross-sectional sample preparation, operated using 30-keV Ga<sup>+</sup>. TEM and STEM characterization was performed on a JEOL JEM-2100F TEM/STEM operated at 200 kV, equipped with an Oxford INCA Energy Dispersive Spectroscopy (EDS) detector and a Gatan Enfina Electron Energy Loss Spectroscopy (EELS) spectrometer for elemental mapping. EELS spectrum imaging was conducted in STEM mode with a 13-mrad convergence angle. The high-resolution STEM image was acquired from an aberration-corrected JEM-ARM200CF TEM/STEM.

#### **DFT simulations**

Theoretical calculations were performed using Vienna Ab initio Simulation Package code (5.4.3) with exchange-correlation energy functional, which were modeled by Perdew-Burke-Ernzerhof functional (28–32). The cutoff energy for Pt-MoS<sub>2</sub> FET-like junction was set to be 520 eV, and all structures were relaxed to an energy convergence of  $10^{-4}$  eV/atom and a force convergence of 0.02 eV/Å, respectively. The *k* points for Pt-MoS<sub>2</sub> junction was  $3 \times 3 \times 1$  in slab optimization and  $5 \times 5 \times 1$  in static calculation. vdW-DF2 correction was applied to make a correction to the interfacial vdW bonding (29). The interfacial interaction between metallic Pt and MoS<sub>2</sub> was investigated by setting different interface separation distances of 3, 5, 7, 9, and 11 Å, respectively. The thickness of vacuum in all the models was set to 20 Å to eliminate the interactions between the layers caused by the periodic boundary condition.

#### SUPPLEMENTARY MATERIALS

Supplementary material for this article is available at https://science.org/doi/10.1126/ sciadv.abf8744

#### **REFERENCES AND NOTES**

- S. Kim, A. Konar, W.-S. Hwang, J. H. Lee, J. Lee, J. Yang, C. Jung, H. Kim, J.-B. Yoo, J.-Y. Choi, Y. W. Jin, S. Y. Lee, D. Jena, W. Choi, K. Kim, High-mobility and low-power thin-film transistors based on multilayer MoS<sub>2</sub> crystals. *Nat. Commun.* 3, 1011 (2012).
- M. H. Alam, Z. Xu, S. Chowdhury, Z. Jiang, D. Taneja, S. K. Banerjee, K. Lai, M. H. Braga, D. Akinwande, Lithium-ion electrolytic substrates for sub-1V high-performance transition metal dichalcogenide transistors and amplifiers. *Nat. Commun.* **11**, 3203 (2020).
- H. G. Shin, H. S. Yoon, J. S. Kim, M. Kim, J. Y. Lim, S. Yu, J. H. Park, Y. Yi, T. Kim, S. C. Jun, S. Im, Vertical and in-plane current devices using NbS<sub>2</sub>/n-MoS<sub>2</sub> van der Waals Schottky junction and graphene contact. *Nano Lett.* **18**, 1937–1945 (2018).
- J. Wang, X. Guo, Z. Yu, Z. Ma, Y. Liu, M. Chan, Y. Zhu, X. Wang, Y. Chai, in 2018 IEEE International Electron Devices Meeting. (2018).
- C. H. Cheng, A. Chin, Low-voltage steep turn-on pMOSFET using ferroelectric high-κ gate dielectric. *IEEE Elec. Dev. Lett.* 35, 274–276 (2014).
- W. Li, J. Zhou, S. Cai, Z. Yu, J. Zhang, N. Fang, T. Li, Y. Wu, T. Chen, X. Xie, H. Ma, K. Yan, N. Dai, X. Wu, H. Zhao, Z. Wang, D. He, L. Pan, Y. Shi, P. Wang, W. Chen, K. Nagashio,

X. Duan, X. Wang, Uniform and ultrathin high-κ gate dielectrics for two-dimensional electronic devices. *Nat. Elec.* **2**, 563–571 (2019).

- Y. Jung, M. S. Choi, A. Nipane, A. Borah, B. Kim, A. Zangiabadi, T. Taniguchi, K. Watanabe, W. J. Yoo, J. Hone, J. T. Teherani, Transferred via contacts as a platform for ideal two-dimensional transistors. *Nat. Elec.* 2, 187–194 (2019).
- C.-P. Lu, G. Li, J. Mao, L.-M. Wang, E. Y. Andrei, Bandgap, mid-gap states, and gating effects in MoS<sub>2</sub>. Nano Lett. 14, 4628–4633 (2014).
- M. Chhowalla, D. Jena, H. Zhang, Two-dimensional semiconductors for transistors. Nat. Rev. Mater. 1, 16052 (2016).
- D.-H. Lien, S. Z. Uddin, M. Yeh, M. Amani, H. Kim, J. W. Ager III, E. Yablonovitch, A. Javey, Electrical suppression of all nonradiative recombination pathways in monolayer semiconductors. *Science* **364**, 468–471 (2019).
- L. Wang, I. Meric, P. Y. Huang, Q. Gao, Y. Gao, H. Tran, T. Taniguchi, K. Watanabe, L. M. Campos, D. A. Muller, J. Guo, P. Kim, J. Hone, K. L. Shepard, C. R. Dean, Onedimensional electrical contact to a two-dimensional material. *Science* **342**, 614–617 (2013).
- J. L. Wang, S. Li, X. Zou, J. Ho, L. Liao, X. Xiao, C. Jiang, W. Hu, J. Wang, J. Li, Integration of high-k oxide on MoS<sub>2</sub> by using ozone pretreatment for high-performance MoS<sub>2</sub> top-gated transistor with thickness-dependent carrier scattering investigation. *Small* **11**, 5932–5938 (2015).
- X. Zou, C.-W. Huang, L. Wang, L.-J. Yin, W. Li, J. Wang, B. Wu, Y. Liu, Q. Yao, C. Jiang, W.-W. Wu, L. He, S. Chen, J. C. Ho, L. Liao, Dielectric engineering of a boron nitride/ hafnium oxide heterostructure for high-performance 2D field effect transistors. *Adv. Mater.* 28, 2062–2069 (2016).
- J. Guo, L. Wang, Y. Yu, P. Wang, Y. Huang, X. Duan, SnSe/MoS<sub>2</sub> van der Waals heterostructure junction field-effect transistors with nearly ideal subthreshold slope. *Adv. Mater.* **31**, 1902962 (2019).
- H. S. Lee, S. S. Baik, K. Lee, S.-W. Min, P. J. Jeon, J. S. Kim, K. Choi, H. J. Choi, J. H. Kim, S. Im, Metal semiconductor field-effect transistor with MoS<sub>2</sub>/conducting NiO<sub>x</sub> van der Waals Schottky interface for intrinsic high mobility and photoswitching speed. *ACS Nano* 9, 8312–8320 (2015).
- J. Y. Lim, M. Kim, Y. Jeong, K. R. Ko, S. Yu, H. G. Shin, J. Y. Moon, Y. J. Choi, Y. Yi, T. Kim,
  S. Im, Van der Waals junction field effect transistors with both n- and p-channel transition metal dichalcogenides. *Npj 2d Mater. App.* 2, 37 (2018).
- G.-S. Kim, S.-H. Kim, J. Park, K. H. Han, J. Kim, H.-Y. Yu, Schottky barrier height engineering for electrical contacts of multilayered MoS<sub>2</sub> transistors with reduction of metal-induced gap states. ACS Nano 12, 6292–6300 (2018).
- J. Wang, Q. Yao, C.-W. Huang, X. Zou, L. Liao, S. Chen, Z. Fan, K. Zhang, W. Wu, X. Xiao, C. Jiang, W.-W. Wu, High mobility MoS<sub>2</sub> transistor with low Schottky barrier contact by using atomic thick h-BN as a tunneling layer. *Adv. Mater.* 28, 8302–8308 (2016).
- Y. Liu, J. Guo, E. Zhu, L. Liao, S.-J. Lee, M. Ding, I. Shakir, V. Gambin, Y. Huang, X. Duan, Approaching the Schottky-Mott limit in van der Waals metal-semiconductor junctions. *Nature* 557, 696–700 (2018).
- M. Farmanbar, G. Brocks, Controlling the Schottky barrier at MoS<sub>2</sub>/metal contacts by inserting a BN monolayer. *Phys. Rev. B* 91, 161304 (2015).
- C. M. Went, J. Wong, P. R. Jahelka, M. Kelzenberg, S. Biswas, M. S. Hunt, A. Carbone, H. A. Atwater, A new metal transfer process for van der Waals contacts to vertical Schottky-junction transition metal dichalcogenide photovoltaics. *Sci. Adv.* 5, eaax6061 (2019).
- K. H. Jing, M. K. Arshad, A. R. N. Huda, A. R. Ruslinda, S. C. Gopinath, N. M. Nuzaihan, R. M. Ayub, M. F. Fathil, N. Othman, U. Hashim in *International Conference on Nano-Electronic Technology Devices and Materials* (2016), vol. 1733.

- J. L. Wang, X. Guo, Z. Yu, Z. Ma, Y. Liu, Z. Lin, M. Chan, Y. Zhu, X. Wang, Y. Chai, Low-power complementary inverter with negative capacitance 2D semiconductor transistors. *Adv. Func. Mater.* **30**, 2003859 (2020).
- J. Kang, W. Liu, D. Sarkar, D. Jena, K. Banerjee, Computational study of metal contacts to monolayer transition-metal dichalcogenide semiconductors. *Phys. Rev. X* 4, 031005 (2014).
- W. Bao, X. Cai, D. Kim, K. Sridhara, M. S. Fuhrer, High mobility ambipolar MoS<sub>2</sub> field-effect transistors: Substrate and dielectric effects. *Appl. Phys. Lett.* **102**, 042104 (2013).
- N. Kaushik, D. Karmakar, A. Nipane, S. Karande, S. Lodha, Interfacial n-doping using an ultrathin TiO<sub>2</sub> layer for contact resistance reduction in MoS<sub>2</sub>. ACS Appl. Mater. Inter. 8, 256–263 (2016).
- C. J. L. de la Rosa, A. Nourbakhsh, M. Heyne, I. Asselberghs, C. Huyghebaert, I. Radu, M. Heyns, S. De Gendt, Highly efficient and stable MoS<sub>2</sub> FETs with reversible n-doping using a dehydrated poly(vinyl-alcohol) coating. *Nanoscale* **9**, 258–265 (2017).
- G. Kresse, J. Furthmüller, Efficiency of ab-initio total energy calculations for metals and semiconductors using a plane-wave basis set. Com. Mater. Sci. 6, 15–50 (1996).
- T. Bučko, J. Hafner, S. Lebègue, J. G. Ángyán, Improved description of the structure of molecular and layered crystals: Ab initio DFT calculations with van der Waals corrections. J. Phys. Chem. A **114**, 11814–11824 (2010).
- 30. P. E. Blöchl, Projector augmented-wave method. Phys. Rev. B 50, 17953–17979 (1994).
- G. Kresse, J. Furthmüller, Efficient iterative schemes for ab initio total-energy calculations using a plane-wave basis set. *Phys. Rev. B* 54, 11169–11186 (1996).
- J. P. Perdew, K. Burke, M. Ernzerhof, Generalized gradient approximation made simple. *Phys. Rev. Lett.* 77, 3865–3868 (1996).

#### Acknowledgments

Funding: This work was supported by the Research Grant Council of Hong Kong (PolyU 152016/17E and 153057/18P); the Science, Technology and Innovation Commission of Shenzhen (JCYJ20180507183424383); the Hong Kong Polytechnic University (1-ZVRP); and the National Natural Science Foundation of China (61851402). X.G. and Y.Z. thank W. Lu and Y. Cai for optimizing the JEOL JEM-2100F and JEOL JEM-ARM200CF microscopes, respectively. Author contributions: Y.C. and J.W. conceived and designed the project. analyzed the data, and wrote the manuscript. J.W. fabricated the devices and performed the measurement and the data analysis. L.C. performed the DFT simulations. H.H., Z.X., Z.M., and M.C. help with the electrode fabrication. J.C., Y.L., and Q.S. help with the hall measurement. X.G. and Y.Z. help with the TEM sample preparation and imaging. L.L. helps with the top-gated MOSFET device fabrication. Y.C. supervised all the experiments, calculations, and data collection. All authors contributed to the data interpretation, presentation, and writing of the manuscript. Competing interests: The authors declare that they have no competing interests. Data and materials availability: All data needed to evaluate the conclusions in the paper are present in the paper and/or the Supplementary Materials.

Submitted 25 November 2020 Accepted 7 September 2021 Published 27 October 2021 10.1126/sciadv.abf8744

Citation: J. Wang, L. Cai, J. Chen, X. Guo, Y. Liu, Z. Ma, Z. Xie, H. Huang, M. Chan, Y. Zhu, L. Liao, Q. Shao, Y. Chai, Transferred metal gate to 2D semiconductors for sub-1 V operation and near ideal subthreshold slope. *Sci. Adv.* **7**, eabf8744 (2021).

# **Science**Advances

## Transferred metal gate to 2D semiconductors for sub-1 V operation and near ideal subthreshold slope

Jingli Wang, Lejuan Cai, Jiewei Chen, Xuyun Guo, Yuting Liu, Zichao Ma, Zhengdao Xie, Hao Huang, Mansun Chan, Ye Zhu, Lei Liao, Qiming Shao, and Yang Chai

*Sci. Adv.*, **7** (44), eabf8744. DOI: 10.1126/sciadv.abf8744

View the article online https://www.science.org/doi/10.1126/sciadv.abf8744 Permissions https://www.science.org/help/reprints-and-permissions

Use of this article is subject to the Terms of service

Science Advances (ISSN) is published by the American Association for the Advancement of Science. 1200 New York Avenue NW, Washington, DC 20005. The title Science Advances is a registered trademark of AAAS.

Copyright © 2021 The Authors, some rights reserved; exclusive licensee American Association for the Advancement of Science. No claim to original U.S. Government Works. Distributed under a Creative Commons Attribution NonCommercial License 4.0 (CC BY-NC).