

Article

# A Switched Capacitor Based AC/DC Resonant Converter for High Frequency AC Power Generation

# Cuidong Xu and Ka Wai Eric Cheng \*

Department of Electrical Engineering, the Hong Kong Polytechnic University, Hong Kong, China; E-Mail: 10902353R@connect.polyu.hk

\* Author to whom correspondence should be addressed; E-Mail: eeecheng@connect.polyu.hk; Tel.: +852-2766-6162.

Academic Editor: David Wood

Received: 23 June 2015 / Accepted: 14 September 2015 / Published: 29 September 2015

Abstract: A switched capacitor based AC-DC resonant power converter is proposed for high frequency power generation output conversion. This converter is suitable for small scale, high frequency wind power generation. It has a high conversion ratio to provide a step down from high voltage to low voltage for easy use. The voltage conversion ratio of conventional switched capacitor power converters is fixed to n, 1/n or -1/n (n is the switched capacitor cell). In this paper, A circuit which can provide n, 1/n and 2n/m of the voltage conversion ratio is presented (n is stepping up the switched capacitor cell, m is stepping down the switching capacitor cell). The conversion ratio can be changed greatly by using only two switches. A resonant tank is used to assist in zero current switching, and hence the current spike, which usually exists in a classical switching switched capacitor converter, can be eliminated. Both easy operation and efficiency are possible. Principles of operation, computer simulations and experimental results of the proposed circuit are presented. General analysis and design methods are given. The experimental result verifies the theoretical analysis of high frequency AC power generation.

**Keywords:** resonant AC-DC converter; fractional output; rectifier; high frequency distribution; cascaded converter

# 1. Introduction

10843

Energy crises and environmental concerns give rise to the need to save energy. A lot of researchers have looked into renewable sources to find solutions; others focus on building new power architecture to meet the competing requirements in the aspects of performance, efficiency, and cost. Among most of the renewable energy sources, wind power accounts for a large portion. However, electric voltage from wind generators are usually AC based whereas general appliances are DC based such as computers, light emitted diode (LED), audio and video equipment. In the past, they are converted into DC by a rectifier which implies additional loss. Also, the voltage generated from the generator is high voltage, whereas the voltages needed for home and office are DC and are lower voltage. A step down converter is needed that also requires additional subcircuits. Besides the high power wind generator, the low power wind generator based on a distributed power concept is now popular for office and home uses, such that small wind turbines are attached to windows for wind energy capture.

A conventional switched-mode power converter [1] consisting of both a inductor and capacitor has not demonstrated significant improvement in last 10 years, whereas the switched capacitor based power converter using single energy storage has been found to be suitable for power conversions and conditionings, because it does not require bulk magnetic energy storage devices [2–6] and can eliminate the high frequency inductor [7]. Its novelty lies in that it only requires a capacitor and switches. The main advantage of this kind of converter is that capacitors as the energy storage element are small. Hence, it is possible to fabricate a small size and lighter weight miniature package or even integrated circuit [8,9]. In [10,11], the switched capacitor based converter is applied to a battery management system to decrease the system size and to solve the problem of the flat voltage curve of some types of lithium-ion batteries. In [12], a switched capacitor based AC-DC converter suitable for small-scale wind power generation systems is proposed to obtain both rectification and high voltage gain.

However, one of the drawbacks of the switched capacitor converter is high current spikes when the capacitor is charging and discharging. If the conversion ratio changes significantly, more capacitors and switches are required. That means that more current spikes will be generated and more gate driving circuits are employed. It will cause more electromagnetic interference (EMI) and loss. It also complicates the circuit. Series and parallel resonant networks were used in the circuit to reduce the power loss, and EMI, meanwhile increasing power efficiency [13–15]. Higher charging and discharging current spikes could be decreased by introducing small resonant inductors [6], which significantly reduce the power loss and increase efficiency. However, more switches employed still cause more loss of state.

Another shortcoming of this kind of converter is voltage regulation. The output voltage depends on the number of switched capacitor cells since the switched capacitors are charged to a certain voltage firstly then are released to the load. Therefore, regulation is difficult. One way to overcome this is to use the equivalent series resistance of the capacitor and the resistance of the transistor when it is on as a resistor-capacitor (RC) charging and discharging control [3]. The drawback of such a method is an increase in switching losses since the transistor does not operate in a saturation region. These converters are therefore usually used only for lower power and are operating at lower efficiency (80% or less). The efficiency also deteriorates seriously as the switching frequency increases.

In this paper, a family of novel resonant converters is presented. It is based on switched capacitor step up/down cells which maintain the characteristic of high power efficiency to overcome the drawbacks of

the conventional Buck-boost converter with low efficiency under higher step down. Meanwhile, it provides another conversion ratio, 2n/m, which makes the voltage conversion range wider and more flexible. It lessens the disadvantage of the switched capacitor based power converter. It consists of only two switches and a number of switched capacitor cells depending on the output voltage required. Both switches are operating under the zero current switching condition by the resonance of the capacitors and an introduced small inductor. It significantly reduces the switching loss and EMI. Each switched capacitor cell consists only of switched capacitors and diodes. The capacitor is used to store energy; the diode is used to assist in the direction of the power flow. By increasing the number of switched capacitor cells, the different step up or step down voltage conversion ratios which vary more than the conventional switched capacitor converters can be obtained [16–19]. The current spike can be eliminated, hence the EMI is reduced, and the efficiency is improved. Figure 1 shows the basic step up and down circuit and the step up/down cells, respectively. The general proposed resonant step up/down circuit is shown in Figure 2. After a detailed analysis and comparison of operation principles, the generalized analysis and equations of the switched capacitor resonant step up/down power converter is presented. The proposed circuit is suitable for low to high power wind generation, and is good for a distributed low power generator as well because the bulky inductor can be eliminated. The starting point of this investigation of the proposed technology is to rectify the AC voltage from generator to DC. A high frequency AC is examined because current wind generators tend to be higher frequency in order to reduce the machine size.



Figure 1. The basic step up and down circuit and switched capacitor cell for step up and step down: (a) basic step up version; (b) basic step down version; (c) step up cell [20]; and (d) step down cell [7].



**Figure 2.** The source voltage, driving signal and cascade module: (**a**) the general circuit of the proposed step up/down circuit; and (**b**) the source voltage and the driving signal.

#### 2. Principle of the Proposed Step Up/Down Resonant Converters

The basic topologies of the proposed resonant circuit are shown in Figure 1. It shows the step up resonant power converter as shown in Figure 1a and step down resonant converter as shown in Figure 1b. The switched capacitor  $C_1$ ' is charged up in the step up resonant power converter. Then, it acts as the power source of the step down switched capacitor power converter to release the energy to the load. The capacitors in the step down converter are charged up in series then release the energy to the load in parallel. Hence, the output voltage is shared by the switching capacitor cells. The voltage is stepped up by introducing cascaded step up switching capacitor cells, as shown in Figure 1d. The *2n* stepping up switched capacitor cells and m stepping down cells are connected in a series by using two Metal–Oxide–Semiconductor Field-Effect Transistors (MOSFETs), as shown in Figure 2a. By alternatively turning on and off the two switches, the overall voltage conversion ratio 2n/m can be obtained. Hence, the voltage conversion ratio is wider than the conversion ratio n, 1/n. The principle of driving signal is shown in Figure 2b.

By introducing three small inductors, resonant tanks can be formed and zero current switching (ZCS) can be achieved [5]. It will eliminate current spikes when capacitors are charging and discharged.

#### 3. Operation Principles of the Proposed Circuit

A two step up cell and three step down cell resonant switching capacitor power conversion circuit is presented in Figure 3. The circuit can be analyzed by stepping up the module and stepping down the module individualy. Small resonant inductors are introduced to reduce the current stress of the components.



Figure 3. A two step up cell, three step down cell switched capacitor AC-DC converter.

# 3.1. n Step Up Cells

As it is shown in Figure 3, the cascaded step up module is similar to a half-wave series voltage multiplier, as shown in Figure 4a. It is simple and no driving signal is needed. By plugging in a number of switched capacitor cells, the 50 V, 50 kHz high frequency AC input voltage can be stepped up to different voltages. As shown in Figure 4a, by flexibly choosing connection point AB or AC, different output voltages can be achieved. By introducing a very small inductor, the capacitors C<sub>1</sub>' and C<sub>3</sub>' are slowly charged through diodes D<sub>1</sub>' and D<sub>3</sub>' and in turn, the current increases slowly from zero and resonate back to zero as shown in Figure 4b by the resonant tank. The input voltage is stepped up through the stepping effect of coupling capacitors C<sub>1</sub>', C<sub>3</sub>', C<sub>2</sub>' and C<sub>4</sub>'. The stepped up voltage is an even multiple of input voltage. The voltages between A, B and A, C are  $2V_s$  and  $4V_s$  respectively, are shown in Figure 4b; *i.e.*, the conversion ratio is 2n.



**Figure 4.** (a) A two stage AC voltage multiplier; and (b) the current and voltage of a two step up cell module.

#### 3.2. m Step Down Cells

The cascaded step down module is a resonant switched capacitor step down converter, as shown in Figure 5a. By alternatively turning on and off the two switches, the switched capacitors C<sub>1</sub>, C<sub>2</sub> and C<sub>3</sub> are charged in series and from a resonant tank with inductor L<sub>r2</sub>. the charging currents  $i_{Lr1}$  resonates in sinusoidal waveform. Then, the capacitors C<sub>1</sub>, C<sub>2</sub> and C<sub>3</sub> release energy in parallel to the load and from a resonant tank with L<sub>r3</sub>. The voltage is stepped down to  $\frac{1}{3} \times 4V_s$ , *i.e.*, the conversion ratio is  $1/m \times 4V_s$ . The discharging current  $i_{Lr3}$  also resonates in sinusoidal waveform. Therefore, all of the switches are working under zero current switching modes and the current stress of the diodes is also released.



Figure 5. (a) Three stage step down converter; and (b) the current of resonant inductor and the output voltage.

### 3.3. Operation Principle and Analysis of the Proposed Circuit

The operation modes and the operation states are shown in Figure 6. The waveforms of the current and voltage of the proposed circuit are illustrated in Figure 7.



Figure 6. The detailed operation states of the proposed circuit: (a) State 1; (b) State 2; (c) State 3; (d) State 4; (e) State 5; and (f) State 6.

As it can be seen in Figure 7a, the voltage is firstly stepped up by cascaded step up module to  $4V_s$ , then is stepped down by the cascaded step down module mentioned above for  $4V_s/3$ . The input current which is also the current flowing through resonant inductor  $L_{r1}$  increases slowly and then resonates back to zero in half cycle of the source voltage. Similar operation is found in next half cycle of the source voltage, as shown in Figure 7b. The voltage amplitudes across the two transistors shown in Figure 7d are the same and show the difference between the step up voltage  $V_{AC}$  and the output voltage  $V_o$ . Since the circuit is used either to step up or step down, the difference between  $V_{AC}$  and  $V_o$  will not be large, and therefore, the voltage stress is not high.



**Figure 7.** Waveform of the current and voltage of the proposed circuit: (a)  $V_{AC}$ ,  $V_{c1}$  and  $V_{o}$ ; (b) resonant inductor and switched-capacitor voltages and currents; (c)  $i_{Lr3}$ ,  $i_{c3}$ ,  $i_{d3}$ ; and (d) switch voltages.

The detailed description of the operation and analysis is as follows. Assume  $V_s \sin \omega t$  is the source voltage;  $i_{Lr1}$ ,  $i_{Lr2}$ ,  $i_{Lr3}$ ,  $i_{c2}'$ ,  $i_{c4}' i_{d1}'$ ,  $i_{d2}' i_{d3}'$ ,  $i_{d4}'$ ,  $i_{d3}$ ,  $i_{c3}$  are the current flowing through the inductors  $L_{r1}$ ,  $L_{r2}$ ,  $L_{r3}$ , the capacitors  $C_2'$ ,  $C_4'$ ,  $C_3$  and the diodes  $D_1'$ ,  $D_2'$ ,  $D_3'$ ,  $D_4'$ ,  $D_3$ .  $L_{r1}$ ,  $L_{r2}$ ,  $L_{r3}$  are the resonant inductors, the capacitances of  $C_1'$ ,  $C_2' C_3'$ ,  $C_4'$ ,  $C_1$ ,  $C_2$  and  $C_3$  are assumed equal to *C*.

The steady state operation can be classified into two modes: Mode A, the source is working in the positive half cycle and Mode B, the source is working in the negative half cycle.

- (1) Mode A ( $t_0-t_4$ ): S<sub>1</sub> is on and S<sub>2</sub> is off, the circuit is working in the positive half cycle of the source voltage. There are four stages in this period. The circuit is going through state 1 to states 2 and 3 and back to state 1.
  - (a) Stage 1 ( $t_0-t_1$ ): the circuit is working on state 1. As shown in Figure 6a, When the sum of source voltage and voltage across C<sub>1</sub>' is smaller than the voltage across C<sub>2</sub>', both D<sub>1</sub>' and D<sub>2</sub>' are reversely biased; when the sum of source voltage, voltage across C<sub>1</sub>' and voltage across C<sub>3</sub>' is smaller than  $V_{AC}$  which is larger than the sum of voltages of the capacitors C<sub>1</sub>, C<sub>2</sub> and C<sub>3</sub>, then D<sub>3</sub>' and D<sub>4</sub>' are reversely biased, then the currents following through diode L<sub>r1</sub>, and D<sub>1</sub>', D<sub>2</sub>', D<sub>3</sub>', and D<sub>4</sub>' are zero, as shown in Figure 7b, till the sum of source voltage and voltage of capacitors C<sub>1</sub>' and C<sub>3</sub>' is larger than  $V_{AC}$ , Capacitors C<sub>2</sub>' and C<sub>4</sub>' are charging capacitors C<sub>1</sub>, C<sub>2</sub> and C<sub>3</sub> in series. The current of the inductor  $i_{c2}$ ' which is equal to  $i_{c4}$ ' and the current of the inductor  $i_{Lr2}$  starts to increase slowly from zero, and the voltages of  $v_{c2}$ ' and  $v_{c4}'$  are decreasing slowly,  $i_{c2}' = i_{c4'} = i_{Lr2}$ , which is shown in Figure 7b, then there is:

$$\begin{cases} v_{c2'} + v_{c4'} - 3\left(L_{r2}\frac{di_{Lr2}}{dt} + v_{c1}\right) = 0 \\ i_{c2'} = -C\frac{dv_{c2'}}{dt} \\ i_{c4'} = -C\frac{dv_{c4'}}{dt} \\ i_{Lr2} = C\frac{dv_{c1}}{dt} \end{cases}$$
(1)

(b) Stage 2  $(t_1-t_2)$ : the circuit is working on state 2. As shown in Figure 6b When the sum of source voltage and voltage across C<sub>1</sub>' is smaller than the voltage across C<sub>2</sub>', both D<sub>1</sub>' and D<sub>2</sub>' are reversely biased; meanwhile, the sum of source voltage and voltages across C<sub>1</sub>', C<sub>3</sub>' is larger than  $V_{AC}$ , and  $V_{AC}$  is equal to the sum of voltage of the capacitors C<sub>1</sub>, C<sub>2</sub> and C<sub>3</sub>, then the source and the capacitors C<sub>1</sub>' and C<sub>3</sub>' are connected in series and start to charge capacitors C<sub>2</sub>' and C<sub>4</sub>', and capacitors C<sub>1</sub>, C<sub>2</sub>, C<sub>3</sub> are now in parallel. The current of the inductor  $i_{Lr1}$  starts to increase slowly from zero, which is equal to the sum of current of the inductor  $i_{c2}$ ' and  $i_{Lr1}$ , the voltages of  $v_{c1}$ ' and  $v_{c3}$ ' are decreasing slowly, the voltages of  $v_{c2}$ ' and  $v_{c4}$ ' are increasing,  $i_{Lr2} = i_{d4}$ ' +  $i_{c2}$ ',  $i_{d4}$ ' =  $i_{Lr1}$ ,  $i_{c2}$ ' =  $C \frac{dv_{c2}}{d(t-t_1)}$ ,  $i_{Lr1} = C \frac{dv_{c3}}{d(t-t_1)}$ , which is shown and Figure 7b, then there is:

$$V_{s}\sin\omega t + (L_{r1}\frac{di_{Lr1}}{d(t-t_{1})} + v_{c1'}) + v_{c3'} - (L_{r2}\frac{di_{Lr2}}{d(t-t_{1})} + 3v_{c1}) = 0$$

$$L_{r2}\frac{di_{Lr2}}{d(t-t_{1})} + 3v_{c1} = v_{c2'} + v_{c4'}$$

$$i_{Lr1} = C\frac{dv_{c1}'}{d(t-t_{1})}$$

$$i_{Lr2} = c\frac{dv_{c1}}{d(t-t_{1})}$$
(2)

(c) Stage 3 ( $t_2-t_3$ ): The circuit is working on state 3. The source voltage is increasing and the sum of source voltage and voltage across C<sub>1</sub>', is larger than the voltage across C<sub>2</sub>', the diode D<sub>2</sub>' is on, the voltage across C<sub>3</sub>' and C<sub>4</sub>' is the same. Then, D<sub>4</sub>' is on. Then, the source voltage and capacitor C<sub>1</sub>' start to charge capacitor C<sub>2</sub>'. Meanwhile, Capacitors C<sub>3</sub>' and C<sub>4</sub>' in parallel are charging capacitors C<sub>1</sub>, C<sub>2</sub> and C<sub>3</sub> in series, the current of the inductor  $i_{Lr1}$  starts to decrease slowly, and resonant back to zero, which equals the sum of  $i_{d2}$ ' and  $i_{d4}$ '. The current  $i_{d4}$ ' equals  $i_{c4}$ '; the current  $i_{d2}$ ' equals the sum of the current flowing through capacitor C<sub>2</sub>' and the capacitor C<sub>4</sub>'.  $i_{d4}$  ' =  $i_{d2}$  ' +  $i_{c2}$ ',  $i_{Lr1} = i_{d4}$  ' +  $i_{d2}$ ',  $i_{Lr2} = i_{d4}$  ' +  $i_{dc4}$ ',  $i_{d4}$  ' =  $C \frac{dv_{c3}}{d(t-t_1)}$ ,  $i_{c2}$  ' =  $C \frac{dv_{c2}}{d(t-t_1)}$ ,  $i_{c4}$  ' =  $C \frac{dv_{c4}}{d(t-t_1)}$ , as shown in Figures 6c and 7b, the equations of operation are:

$$\begin{cases} V_{s}\sin\omega t + (L_{r1}\frac{di_{Lr1}}{d(t-t_{1})} + v_{c1'}) + v_{c3'} - (L_{r2}\frac{di_{Lr2}}{d(t-t_{1})} + 3v_{c1}) = 0 \\ v_{c3'} + L_{r2}\frac{di_{Lr2}}{d(t-t_{1})} + 3v_{c1} = v_{c2'} \\ v_{c3'} = v_{c4'} \\ i_{Lr1} = C\frac{dv_{c1}'}{d(t-t_{1})} \\ i_{Lr2} = C\frac{dv_{c1}}{d(t-t_{1})} \end{cases}$$
(3)

(d) Stage 4 ( $t_3-t_4$ ): The circuit is working back on state 1. When the source voltage is decreasing and the sum of the source voltage and voltage across C<sub>1</sub>', C<sub>3</sub>' is smaller than V<sub>AC</sub>, the sum of source voltage and voltage across C<sub>1</sub>' is smaller than the voltage across C<sub>2</sub>', then all the diodes are reversed, the current following through diodes D<sub>2</sub>' and D<sub>4</sub>' is zero; V<sub>AC</sub> is larger than the sum of voltage of the capacitors C<sub>1</sub>, C<sub>2</sub> and C<sub>3</sub> because of the resonant inductor, the current of the inductor *i*<sub>Lr2</sub> starts to decrease slowly, and resonates back to zero. The input current *i*<sub>Lr1</sub> is zero, because there is no current flowing through. The capacitors C<sub>2</sub>' and C<sub>4</sub>' start to charge capacitors C<sub>1</sub>, C<sub>2</sub> and C<sub>3</sub> in series again, as shown in Figure 7b. Then:

$$v_{c2'} + v_{c4'} - 3\left(L_{r2}\frac{di_{Lr2}}{dt} + v_{c1}\right) = 0$$

$$i_{c2'} = -C\frac{dv_{c2'}}{dt}$$

$$i_{c4'} = -C\frac{dv_{c4'}}{dt}$$

$$i_{Lr2} = C\frac{dv_{c1}}{dt}$$

$$i_{c4'} = i_{c4'} = i_{c4}$$
(4)

(2) Mode B (t<sub>4</sub>-t<sub>8</sub>): the switch S<sub>2</sub> is on and S<sub>1</sub> is off. Also, it is working on the negative half cycle. During the entire negative half cycle, the capacitor is parallel and releases energy to load. The current is increasing slowly because of the resonant inductor L<sub>r3</sub>, then resonates back to zero at the time instant t<sub>8</sub>. The equation of operation is:

$$\begin{cases} V_{o} = L_{r3} \frac{di_{Lr3}}{dt} + v_{c1} \\ i_{Lr3} = 3C \frac{dv_{c1}}{dt} \end{cases}$$
(5)

The solutions are:

$$\begin{cases} i_{\rm Lr} = I_{\rm m3} \sin \omega_{03} t \\ v_{\rm c} = V_{\rm o} - \Delta V_{\rm 3} \cos \omega_{03} t \end{cases}$$
(6)

where,  $I_{m3} = \frac{I_0 T_s \omega_{03}}{2}$ ,  $\Delta V_3 = \frac{Z I_0 T_s \omega_{03}}{2}$ ,  $\omega_{03}$  is the resonant frequency, which is  $\frac{1}{\sqrt{3L_r C}}$ ,  $Z_{03} = \sqrt{\frac{L_{r3}}{3C}}$ .  $V_o$  is the output voltage.  $Z_{03}$  is the impedance.

- (a) Stage5 (t4-t5): The circuit is working on state 4. As shown in Figure 6d, when sum of source voltage and voltage across C2' is smaller than the voltage across C1'and C3', and source voltage is smaller than the voltage across capacitor C1 , all diodes are reversely biased. There is no current flowing through pre-stage module; all variables are kept constant.
- (b) Stage 6 (t<sub>5</sub>-t<sub>6</sub>): The circuit is working on state 5. As shown in Figure 6e, the sum of source voltage and voltage across  $C_2'$  is larger than the voltage across capacitors  $C_1'$  and  $C_3'$ , but the source voltage is still smaller than the voltage across  $C_1'$ , source voltage and capacitor  $C_2'$  start to charge capacitors  $C_1'$  and  $C_3'$ . The current of the inductor *i*Lr1 starts to increase slowly, which is equal to the current flowing through capacitor  $C_2'$  and diode  $D_3'$ . The voltage across  $C_2'$  is decreasing, the voltages across  $C_1'$  and  $C_3'$  are increasing, till  $v_{c2}'$  is equal to  $v_{c3}'$ , as shown in Figure 7b. Hence:

$$\begin{cases} V_{s}\sin\omega t + L_{r1}\frac{di_{Lr1}}{d(t-t_{1})} + v_{c1'} + v_{c3'} + v_{c2'} = 0 \\ i_{Lr1} = i_{d3}' \\ i_{c2}' = C\frac{dv_{c2}'}{d(t-t_{1})} \\ i_{Lr1} = C\frac{dv_{c1}'}{d(t-t_{1})} \\ i_{Lr1} = C\frac{dv_{c3}'}{d(t-t_{1})} \\ i_{Lr1} = C\frac{dv_{c3}'}{d(t-t_{1})} \end{cases}$$
(7)

(c) Stage 7 (t<sub>6</sub>-t<sub>7</sub>): The circuit is working on state 6, as shown in Figure 6f. When the voltage across C<sub>2</sub>' is equal to the voltage across C<sub>3</sub>', which makes diodes D<sub>1</sub>' on and D<sub>3</sub>' off. The source is charging capacitor C<sub>1</sub>', the current of the inductor  $i_{Lr1}$  starts to decrease slowly, and resonates back to zero. The voltage across C<sub>1</sub>' is increasing, Voltages across C<sub>2</sub>', C<sub>3</sub>' and C<sub>4</sub>' keep constant,  $i_{Lr1} = i_{d1}$ ', is shown in Figure 7b. Then:

$$\begin{cases} V_{\rm s} \sin\omega(t+t_6) + L_{\rm r1} \frac{{\rm d}i_{\rm Lr1}}{{\rm d}t} + v_{\rm c1'} = 0\\ i_{\rm Lr1} = C \frac{{\rm d}v_{\rm c1'}}{{\rm d}t} \end{cases}$$
(8)

(d) Stage 8 (t7-t8): The circuit is working back on state 4. When the source voltage is decreasing and the sum of source voltage and voltage across C2', is smaller than the voltage across C1' and C3', source voltage is smaller than the voltage across capacitor C1', all diodes are reversely biased. There is no current flowing through the pre-stage module; all the variables are kept constant, as shown in Figure 7b.

All the differential equations can be solved by a numerical method according to the boundary conditions.

#### 3.4. Performance of Different Step Up/Down Cascades

The study of different combinations of cascade modules n = 2, 3, 4 pre-step-up-stage and m = 2, 3, 4 post-step-down-stage of the circuits has been carried out by PSIM9.0 to verify the concept of the proposed circuit. As shown in Figures 8 and 9, the voltage conversion ratio, the output power, and the power efficiency for different cascades module have been presented.

As we can see in Figure 8, the conversion ratio, output power and power efficiency are decreasing with the step down stage increasing. In a fixed stage circuit, for example, n = 2 step-up cascades and m = 3 step-down cascades, the output power decreases quickly, meanwhile, the conversion ratio and the power efficiency increase quickly when the load resistance increases from 0  $\Omega$  to 50  $\Omega$ . Output power decreased slowly and stably. Meanwhile, the voltage conversion ratio and the power efficiency increased slowly when the load resistor is increasing from 50  $\Omega$  to 200  $\Omega$ . Vice versa, the conversion ratio, output power and power efficiency are increasing with the pre-stage (step up stage) increasing. The more step-up cascades, the more quickly output power decreases from 0  $\Omega$  to 50  $\Omega$ . As it can be seen, when there is only one step-up cascade, the voltage conversion ratio, the output power, the power efficiency all changed more slowly than 2 and 3 step-up cascades. Output power decreases slowly and stably.

Meanwhile, the voltage conversion ratio and the power efficiency increase slowly and stably when the load resistor is increasing from 50  $\Omega$  to 200  $\Omega$ . To conclude, the proposed circuit works stably when the power is below 170 W.



Figure 8. The output power, voltage conversion ratio and power efficiency versus load resistor of n = 2 to pre-stage, m = 2, 3, 4 to post-stage: (a) voltage conversion ratio versus load resistor; (b) output power versus load resistor; and (c) the power efficiency versus output current.

The simulation result also shows the power efficiency is above 90% and either pre-stage or post-stage increases will induce the decrease in power efficiency.



Figure 9. The output power, voltage conversion ratio and power efficiency versus load resistor of n = 1, 2, 3 to pre-stage, m = 3 to post-stage: (a) the output power versus load resistor; (b) conversion ratio versus load resistor; and (c) the power efficiency versus output current of 1, 2, 3 pre-stage, 3 post-stage.

#### 4. Experimental Results

The performance of the proposed circuit is verified by the experiment. An n = 2 to pre-stage, m = 3 to post-stage circuit is built to verify the performance of the circuit. The waveform of the input voltage, output voltage, input current, resonant inductor current, power efficiency, and the power *versus* different loads are shown in Figures 10–12. The power source is emulated by a signal generator and a high frequency amplifier which is programed to 50 kHz and 50 V in amplitude. The high frequency AC source is now a new wind generator for distributed power generation because they are usually smaller size and low power and are used by the public as high frequency and small sized generators. The value of the step down switching capacitor is 6.8  $\mu$ F, the capacitance of the voltage multiplier is also 6.8  $\mu$ F.



**Figure 10.** The waveform of switched signal, input and output voltage, input current (load resistance is 200  $\Omega$ ): (a) Ch1: input voltage (40 V/div); Ch2: switched signal S<sub>1</sub> (20 V/div); Ch3: switched signal S<sub>2</sub> (10 V/div); (b) Ch1: stepped up voltage V<sub>01</sub> (100 V/div); Ch2: input voltage (100 V/div); Ch4: output voltage (100 V/div); and (c) Ch1: output voltage (100 V/div); Ch2: input voltage (100 V/div); Ch4: input current (2 A/div).



**Figure 11.** The waveform of current flowing through resonant inductor, diode and capacitor (load resistance is 100  $\Omega$ ). (a) Ch1: inductor current  $i_{Lr3}$  (1 A/div); Ch3: inductor current  $i_{Lr2}$  (500 mA/div); Ch4:  $i_{Lr1}$  (2 A/div); (b) Ch1: inductor current  $i_{Lr2}$  (1 A/div); Ch3: current flowing through C3 (1 A/div); Ch4: current flowing through D3 (1 A/div); (c) Ch1: current flowing through D4' (1 A/div); Ch3: inductor current  $i_{Lr1}$  (2 A/div); Ch4: current flowing through D2' (1 A/div); (d) Ch1: current flowing through C4' (1 A/div); Ch3: inductor current  $i_{Lr1}$  (1 A/div); Ch4: current flowing through D4' (1 A/div); Ch4: current flowing through C4' (1 A/div); Ch3: inductor current  $i_{Lr1}$  (1 A/div); Ch4: current flowing through D4' (1 A/div).



Figure 12. Simulation and experimental results for power efficiency and output power of the proposed circuit: (a) simulation and experimental results for power efficiency; and (b) simulation and experimental results for output power.

The resonant inductors  $L_{r1}$ ,  $L_{r2}$  are designed to be 3.5  $\mu$ H and 1.5  $\mu$ H, respectively. However, in the experiment, the resonant inductor is realized by the parasitic inductor of the capacitors to achieve ZCS;

the output capacitor is 47  $\mu$ F. The load resistor is variable. Therefore, the circuit is very simple. The specifications and part number are illustrated in Table 1.

| Parameter           | Symbol                                                            | Specified values |
|---------------------|-------------------------------------------------------------------|------------------|
| Input voltage       | $V_{\rm s}$                                                       | 50 kHz, 50 V     |
| Switching frequency | $f_{ m s}$                                                        | 50 kHz           |
| Output voltage      | $V_{ m o}$                                                        | DC 60 V          |
| Power               | $P_{o}$                                                           | 100 W            |
| Mosfet              | $S_1, S_2$                                                        | IRF640           |
| Diode 2–9           | D <sub>2</sub> '-D <sub>4</sub> ', D <sub>2</sub> -D <sub>9</sub> | MBR20100         |
| Diode 1             | $D_1$ '                                                           | MBR20200         |
| All capacitors      | C <sub>1</sub> '-C <sub>4</sub> ', C <sub>0</sub> -C <sub>3</sub> | 6.8 µF           |

Table 1. Specification of the proposed circuit.

Figures 10 and 11 show the waveform of the input voltage, output voltage, input current, resonant inductor current and current flowing through the diodes, respectively, when the load resistance is  $200 \Omega$ .

Figure 10 shows the switched signal and input output voltage and current. Figure 10a shows the control signal is a pair of complementary signals and is easy to achieve. As it can be seen, the switch S<sub>1</sub> is on when the input voltage is working on the positive half wave, the switch S<sub>2</sub> is on when the input voltage in working on negative half cycle. In Figure 10b,c the input voltage, stepped up voltage, output voltage, and input current are displayed, which shows that the input voltage is first stepped up to 180 V, then stepped down to 61.2 V, which confirms the concept and the performance of the proposed circuit. Figure 10c shows the input and output voltages. In the half cycle, the current is increasing from zero and resonate back to zero again because of the resonant inductors, and the input voltage is converted by  $2 \times n/mV_s$ , *i.e.*,  $2 \times 2/3 V_s$ .

Figure 11 shows the current flowing through the component of diodes, capacitors and inductors. In Figure 11a, it shows the current flowing through the resonant inductor  $L_{r1}$ ,  $L_{r2}$  and  $L_{r3}$ . The introduced resonant inductors reduce the current spikes, which reduce the current pressure of the components and extend their life. Meanwhile, it keeps the MOSFETs turning on and off at zero current, and ZCS is achieved. Figure 11b shows the current flowing through inductor  $L_{r2}$ , capacitor C<sub>3</sub> and diode D<sub>3</sub>. It shows that the switches and diodes are working on ZCS. Figure 11c shows that current flowing through D4', D2' and inductor current *i*<sub>Lr1</sub>. According to Figure 11d, the input current is equal to the sum of currents flowing through diodes D4', D2', and it also shows that the diode D4'conducts first and then diode D4' conducts. Meanwhile, the inductor current *i*<sub>Lr1</sub> is equal to the sum of current flowing through capacitor C4' and the diode D4'. There is a slight difference between simulation result and experiment result as compared with Figure 7b. The current in experiment as shown in Figure 11c is a resonant current because the resonant inductor in experiment is the parasitic inductor which exists in each capacitor.

Figure 12 shows the measured and simulated power efficiency and output power *versus* the load resistor. In Figure 12a, the simulation power efficiency of the proposed circuit is high, up to 94%, and the experimental result is around 90%. Due to the power loss of the switches, the diodes, and the wires, the power efficiency decreased quickly when the load resistor decreased, especially in the experiment.

That is also because that at light load, the power loss in the circuit is mainly due to the diodes, which experience the forward bias voltage drop and conducting loss of the transistors. Therefore, power efficiency

decreases significantly. At heavy load, switching loss is the major loss of the power converter. However, soft switching technique is introduced to reduce the switching loss. Other methods including switches with small on resistance, diodes with low forward bias voltage and inductors with lager inductance can also improve the efficiency. The simulation result agree well with the above theory, however, in the experimental result, conduction loss is mostly the main part of the total loss that is because the more step up/down stages, the more conduction loss account. The output power is shown in Figure 12b. The output power is over 300 W in the simulation result and is 270 W in the experimental result. The output power decreased quickly when the load resistor increased to 50  $\Omega$ , and then decreased slowly. Therefore, the suggested power will be limited to 100 W and lower. Also, the power efficiency will be higher compared with Figure 12a.

# 5. Conclusions

An AC-DC cascade step up/down converter based on the switched-capacitor principle has been proposed. In the proposed circuit, capacitor and diode are integrated into step up/down module, which can be replaced and plugged in and out of the converter. Therefore, it is easy to maintain and adjust the output voltage by this modular connection. The circuit is especially useful for high frequency AC which will be the basis for future high frequency wind power generation with smaller machines and distributed power generation. Designs and tests up to 50 kHz have been examined. Resonant inductors are used to reduce the current spike which greatly reduce the current stress of the component and extend the life of the converter. The transistor gate signal is simple and easy to achieve. Only a pair of complementary signals are synchronized with the input voltage. The overall result is promising for future high frequency AC power generation rectification. The proposed circuit produces AC to DC without a rectifier stage and also provides step down voltage which is what is needed for future energy conversion for renewable energy systems. The proposed circuit is especially useful as bulky inductors are not required and integration with wind generators is possible, making it suitable for multiple wind generator networks, such as window type wind generators.

# **Author Contributions**

Cuidong Xu developed the circuit, hardware prototyping and conducted the test. She also conducted the simulation and results analysis. Ka Wai Eric Cheng was responsible for the switched-capacitor background theory. He also provided the guidance and supervision of the study.

# **Conflicts of Interest**

The authors declare no conflict of interest.

# References

- 1. Chan, H.L.; Cheng, K.W.E.; Sutanto, D. Bidirectional phase-shifted DC-DC convertor. *IEEE Electron. Lett.* **1999**, *35*, 523–524.
- Marusarz, R. A switched capacitor, inductorless DC/AC voltage step-up power converter. In Proceedings of the IEEE Power Electronics Specialists Conference Record, Milwaukee, WI, USA, 26–29 June 1989; pp. 99–103.

- 3. Mak, O.C.; Wong, Y.C.; Ioinovici, A. Step-up DC power supply based on a switched-capacitor circuit. *IEEE Trans. Ind. Electron.* **1995**, *42*, 90–97.
- 4. Ioinovici, A. Switched-capacitor power electronics circuits. *IEEE Trans. Circuits Syst. Mag.* 2001, *1*, 37–42.
- 5. Cheng, K.W.E. Storage energy for classical switched mode power converters. *IEE Proc. Electr. Power Appl.* **2003**, *150*, 439–446.
- 6. Yeung, Y.P.; Cheng, K.W.E.; Sutanto, D. Investigation of multiple output operation for switched-capacitor resonant converters. *Int. J. Circuit Theory Appl.* **2002**, *30*, 411–423.
- 7. Cheng, K.W.E. Computation of the AC Resistance of Multistranded Conductor Inductors with Multilayers for High Frequency Switching Converters. *IEEE Trans. Magn.* **2000**, *36*, 831–834.
- Wei, C.L.; Wu, C.H.; Wu, L.Y.; Shih, M.H. An integrated step up/step down DC-DC converter implemented with switched—Capacitors circuits. *IEEE Trans. Circuits Syst. II Express Briefs* 2010, 57, 813–817.
- 9. Anderson, R.L.; Lazzarin, T.B.; Barbi, I. A 1-kW step-up/step-down switched-capacitor AC-AC converter. *IEEE Trans. Power Electron.* **2013**, *28*, 3329–3340.
- 10. Daow, M.; Antoine, M.; Omar, N.; van den Bossche, P.; van Mierlo, J. Single Switched Capacitor Battery Balancing System Enhancements. *Energies* **2013**, *6*, 2149–2174.
- Daowd, M.; Antoine, M.; Omar, N.; Lataire, P.; van den Bossche, P.; van Mierlo, J. Battery Management System—Balancing Modularization Based on a Single Switched Capacitor and Bi-Directional DC/DC Converter with the Auxiliary Battery. *Energies* 2014, 7, 2897–2937.
- 12. Wang, Y.; Yang, L.; Wang, C.; Li, W.; Qie, W.; Tu, S. High Step-Up 3-Phase Rectifier with Fly-Back Cells and Switched Capacitors for Small-Scaled Wind Generation Systems. *Energies* **2015**, *8*, 2742–2768.
- 13. Cheng, K.W.E.; Evans, P.D. Parallel-mode extended-period quasiresonant convertor. *IEE Proc. B Electr. Power Appl.* **1991**, *138*, 243–251.
- 14. Cheng, K.W.E.; Evans, P.D. The unified theory of extended-period quasi-resonant converter. *IEE Proc. Electr. Power Appl.* **2000**, *147*, 119–130.
- 15. Lee, F.C. High-frequency quasi-resonant converter technologies. IEEE Proc. 1988, 76, 377-390.
- 16. Axelrod, B.; Berkovich, Y.; Ioinovici, A. A cascade boost-switched-capacitor-converter-two level inverter with an optimized multilevel output waveform. *IEEE Trans. Circuits Syst. I* 2005, *52*, 2763–2770.
- 17. Yeung, Y.P.; Cheng, K.W.E.; Sutanto, D.; Ho, S.L. Zero-current switching switched-capacitor quasi-resonant step-down converter. *IEE Proc. Electr. Power Appl.* **2002**, *149*, 111–121.
- 18. Law, K.K.; Cheng, K.W.E.; Yeung, Y.P.B. Design and analysis of switched-capacitor based step-up resonant converters. *IEEE Trans. Circuit Syst. I* 2005, *52*, 943–948.
- 19. Ye, Y.M.; Cheng, K.W.E. Zero-Current Switching Switched-Capacitor Zero-Voltage-Gap Automatic Equalization System for Series Battery String. *IEEE Trans. Power Electron.* **2012**, *27*, 3234–3242.
- Cockcroft, J.D.; Walton, E.T.S. Experiments with High Velocity Positive Ions. (I) Further Developments in the Method of Obtaining High Velocity Positive Ions. *Proc. R. Soc. A* 1932, *136*, 619–630.

 $\bigcirc$  2015 by the authors; licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution license (http://creativecommons.org/licenses/by/4.0/).